

# FUJITSU GDCs FREQUENTLY ASKED QUESTIONS & ANSWERS

FUJITSU SEMICONDUCTOR AMERICA, Inc.

Revision 1.8 July 2011

# **Revision History**

| Date          | Version | Page<br>Count | Change                                                               |
|---------------|---------|---------------|----------------------------------------------------------------------|
| July 2011     | 1.8     | 61            | Reformatting and reorganization; MB6R11, MB86R12 added               |
| July 2010     | 1.7     | 64            | Reformatting and reorganization, MB86R02, MB86R03, and MB86298 added |
| May 12, 2009  | 1.6     | 65            | Added more Q&As, including those for MB88F332                        |
| Apr 23, 2008  | 1.5     | 65            | Added more Q&As, including those for MB86R01                         |
| July 17, 2007 | 1.4     | 59            | Added more Q&As                                                      |
| May 30, 2007  | 1.3     | 54            | Added more Q&As                                                      |
| Sep 29, 2006  | 1.1     | 50            | Corrected Errors and Revised for formatting                          |
| Aug 28, 2006  | 1.0     | 50            | Initial Draft                                                        |

<sup>© 2008-2011,</sup> Fujitsu Semiconductor America, Inc.

# Table of Contents

| 1. | FUJI    | TSU GDC OVERVIEW Q&A'S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | .10  |               |
|----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|
|    | 1.1.    | WHAT ARE THE TARGET APPLICATIONS FOR FUJITSU'S GDCs?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | .10  |               |
|    | 1.2.    | Do Fujitsu GDCs support alpha blending?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |               |
|    | 1.3.    | Do Fujitsu GDCs support BitBlt (bit block transfers)?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |               |
|    | 1.4.    | Do Fujitsu GDCs support layers?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |               |
|    | 1.5.    | DOES ANY FUJITSU GDC HAVE A PCI BUS?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |               |
|    | 1.6.    | Are Fujitsu GDCs automotive grade?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |               |
|    | 1.7.    | CAN THE FUJITSU GDCS BE USED IN UNDER-THE-HOOD (AUTOMOTIVE) OR MILITARY APPLICATION OF THE PROPERTY OF THE PRO |      | 10            |
|    | 1.8.    | Do Fujitsu GDCs support Phong shading?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | 10            |
|    | 1.9.    | DO THE GDCs SUPPORT ANTI-ALIASING?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |               |
|    | 1.10.   | CAN THE GDC'S EXTERNAL MEMORY INTERFACE BE CONNECTED TO A 1.8V MEMORY?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |               |
|    | 1.11.   | DO ANY OF THE GDCs SUPPORT GAMMA CORRECTION FUNCTIONS FOR VIDEO INPUT OR OUTPU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |               |
|    | 1.12.   | Do Fujitsu GDCs support direct and color palette modes?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |               |
|    | 1.13.   | DO FUJITSU'S GDCS SUPPORT VIDEO CAPTURE? IF SO, WHAT IS THE REQUIRED VIDEO FORMAT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |               |
|    | 1.14.   | WHAT SCREEN RESOLUTIONS DO THE FUJITSU GDCs SUPPORT?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |               |
|    | 1.15.   | WHAT VIDEO OUTPUT FORMAT DO THE GDCs PROVIDE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      |               |
|    | 1.16.   | WHAT TYPES OF MEMORY INTERFACE DO THE GDCs HAVE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |               |
|    | 1.17.   | WHAT CPU CORE DOES MB86R01 INCLUDE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |               |
|    | 1.18.   | WHAT TYPE OF GDC CORE DOES MB86R01 INCLUDE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |               |
|    | 1.19.   | WHAT CPU CORE DOES MB86R11 INCLUDE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |               |
|    | 1.20.   | WHAT TYPE OF GDC CORE DOES MB86R11 INCLUDE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      |               |
|    | 1.21.   | WHAT IS THE RAM INTERFACE FOR MB86R11?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |               |
|    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |               |
| Q٤ | &AS SPI | ECIFIC TO LATEST PRODUCTS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | .13  |               |
| 2. | MB8     | 6R12 (EMERALD-P) SPECIFIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | .13  |               |
|    | 2.1.    | WHAT IS THE PACKAGE AND BALL PITCH?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | .13  |               |
|    | 2.2.    | HOW MANY VIDEO OUTPUT INTERFACE DOES MB86R12 HAVE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | .13  |               |
|    | 2.3.    | WHAT IS THE OPERATION FREQUENCY?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | .13  |               |
|    | 2.4.    | WHAT IS THE OPERATING TEMPERATURE RANGE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | .13  |               |
|    | 2.5.    | DOES THE DEVICE SUPPORT 24-BIT PANEL?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |               |
|    | 2.6.    | WHAT MEMORY INTERFACES ARE SUPPORTED?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | .13  |               |
|    | 2.7.    | WHAT DRAWING ENGINES ARE INCLUDED IN THE DEVICE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |               |
| 3. | MDQ     | 6R11 (EMERALD-L) SPECIFIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.4  |               |
|    |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |               |
|    | 3.1.    | WHAT IS THE PACKAGE AND BALL PITCH?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |               |
|    | 3.2.    | HOW MANY VIDEO OUTPUT INTERFACES DOES MB86R11 HAVE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |               |
|    | 3.3.    | DOES THE DEVICE SUPPORT NAND FLASH?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |               |
|    | 3.4.    | WHAT IS THE TARGET POWER CONSUMPTION?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |               |
|    | 3.5.    | WHAT IS THE OPERATION FREQUENCY?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      |               |
|    | 3.6.    | WHAT IS THE OPERATING TEMPERATURE RANGE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |               |
|    | 3.7.    | DOES THE DEVICE SUPPORT 24-BIT DISPLAY PANELS?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |               |
|    | 3.8.    | WHAT MEMORY INTERFACES DOES IT SUPPORT?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      |               |
|    | 3.9.    | WHAT DRAWING ENGINES ARE INCLUDED IN THE DEVICE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 14 |               |
| 4. | MB8     | 6R01 (JADE) SPECIFIC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | .15  |               |
|    | 4.1.    | WHAT IS THE PACKAGE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 15 |               |
|    | 4.2.    | WHAT IS THE FUNCTION OF MB86R01'S INTERNAL BOOT ROM?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |               |
|    | 4.3.    | CAN THE ARM9 BE USED TO DECODE AN MP3 STORED ON AN SD CARD OR USB STICK CONNE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |      | MB86R01 while |
|    |         | NEOUSLY DISPLAYING VIDEO OR OTHER GRAPHICS ON AN LCD?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |               |
|    | Δ Δ     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 15   |               |

|    | 4.5.           | HOW MANY LAYERS CAN MB86R01 SUPPORT?                                                                        |                  |                |
|----|----------------|-------------------------------------------------------------------------------------------------------------|------------------|----------------|
|    | 4.6.           | ARE THE ARM9-RELATED DOCUMENTS REFERENCED IN MB86R01 DOCUMENTATION THE                                      |                  |                |
|    | 4.7.           | DOES MB86R01 WORK WITH MOBILE DDRs?                                                                         |                  |                |
|    | 4.8.           | DOES MB86R01 HAVE A FLOATING POINT UNIT?                                                                    |                  |                |
|    | 4.9.           | WHAT SIMULATION MODELS ARE AVAILABLE FOR MB86R01?                                                           |                  |                |
|    | 4.10.          | WHAT IS MB86R01'S POWER CONSUMPTION?                                                                        |                  |                |
|    | 4.11.          |                                                                                                             |                  |                |
|    | 4.12.<br>4.13. | WHY ARE PULL-UP OR PULL-DOWN RESISTORS REQUIRED ON SOME UNUSED PINS?                                        |                  |                |
|    | 4.13.          | WHAT IS THE FURFOSE OF DDRY THE PIN?  WHAT IS THE JITTER SPECIFICATION FOR THE PLL CLOCK OUTPUT OF MB86R01? |                  |                |
|    | 4.15.          | HOW WERE THE DECOUPLING CAPACITOR VALUES AND QUANTITIES DETERMINED IN THE I                                 |                  | IGN GLUDE      |
|    |                | ENT?                                                                                                        |                  | IOI V GUIDE    |
|    | 4.16.          | WHAT TYPE OF DEVELOPMENT TOOLS DOES MB86R01 SUPPORT?                                                        |                  |                |
| 5. | MB             | 88322 (INDIGO) SPECIFIC                                                                                     | 18               |                |
|    |                | WHAT IS THE PACKAGE FOR INDIGO?                                                                             |                  |                |
|    | 5.1.<br>5.2.   | WHAT IS THE PACKAGE FOR INDIGO?                                                                             |                  |                |
|    | 5.2.<br>5.3.   | WHAT IS THE AMBIENT TEMPERATURE RANGE?  WHAT IS THE CONCEPT THAT INDIGO IS BASED ON?                        |                  |                |
|    | 5.4.           | DOES INDIGO HAVE ANY EMBEDDED MEMORY?                                                                       |                  |                |
|    | 5.5.           | WHAT IS THE MAXIMUM DISPLAY RESOLUTION SUPPORTED?                                                           |                  |                |
| ,  |                | 36R02 (JADE-D) SPECIFIC                                                                                     |                  |                |
| 6. |                |                                                                                                             |                  |                |
|    | 6.1.           | WHAT IS THE PACKAGE?                                                                                        |                  |                |
|    | 6.2.           | WHAT IS THE BALL PITCH?                                                                                     |                  |                |
|    | 6.3.           | DOES IT SUPPORT NAND FLASH?                                                                                 |                  |                |
|    | 6.4.           | WHAT IS THE SUPPORTED TEMPERATURE RANGE? WHAT ARE THE DIFFERENCES BETWEEN MB86R01 AND MB86R02?              |                  |                |
|    | 6.5.           |                                                                                                             |                  |                |
| 7. | MB8            | 36R03 (JADE-L) SPECIFIC                                                                                     |                  |                |
|    | 7.1.           | WHAT IS THE PACKAGE?                                                                                        | 20               |                |
|    | 7.2.           | WHAT IS THE BALL PITCH?                                                                                     |                  |                |
|    | 7.3.           | WHAT IS THE DIFFERENCE BETWEEN MB86R01 AND MB86R03?                                                         |                  |                |
| 8. | MB             | 36298 (RUBY) SPECIFIC                                                                                       | 21               |                |
|    | 8.1.           | WHAT IS THE PACKAGE?                                                                                        | 21               |                |
|    | 8.2.           | WHAT IS THE OPENGL ES COMPLIANCE OF THIS PART?                                                              |                  |                |
|    | 8.3.           | WHAT IS THE HOST INTERFACE IN THIS PART?                                                                    |                  |                |
|    | 8.4.           | THE PCI EXPRESS EVALUATION BOARD ISN'T INSTALLING PROPERLY?                                                 |                  |                |
|    | 8.5.           | WHAT IS THE MAXIMUM DISPLAY CLOCK SUPPORTED?                                                                | 21               |                |
| LI | EGACY          | PRODUCT Q&AS – USING CORAL AND OLDER GDC ENGINES                                                            | 22               |                |
| 9. | ALP            | PHA BLENDING                                                                                                | 22               |                |
|    | 9.1.           | HOW ARE THE DIFFERENT COLOR-DEPTHS FROM ACTIVE LAYERS PROCESSED INTERNALLY                                  | FOR LAYER- AND A | PHA-PLANE      |
|    |                | NG?                                                                                                         |                  |                |
|    | 9.2.           | HOW ARE THE ALPHA-BLENDING VALUES CALCULATED?                                                               | 22               |                |
|    | 9.3.           | CAN MB86297 OUTPUT THE ALPHA-BLENDING VALUE FOR EACH PIXEL TO THE VIDEO OUT                                 | TPUT INTERFACE?  | 22             |
|    | 9.4.           | IN 8BPP COLOR MODE, ARE THE FOLLOWING POSSIBLE WITH MB86276? RENDERING ALPH                                 |                  | RAW WITH       |
|    | ALPHA          | MASK, AND USING L5 AS ALPHA PLANE?                                                                          | 23               |                |
| 10 | . ANT          | TI-ALIASING                                                                                                 | 24               |                |
|    | 10.1.          | IS IT POSSIBLE TO DRAW ALL PRIMITIVES WITH ANTI-ALIAS EFFECT?                                               | 24               |                |
|    | 10.2.          | WHAT KIND OF ANTI-ALIASING DOES THE GDC USE? ARE THERE DIFFERENT MODES OTHE                                 |                  | OFF"? THERE IS |
|    | NO DESC        | CRIPTION IN THE SPECIFICATIONS                                                                              | 24               |                |
|    | 10.3.          | DOES THE GDC AUTOMATICALLY PERFORM ANTI-ALIASING ALONG THE EDGES OF FILLED                                  | PRIMITIVE AREAS? | 24             |
| 11 | ргт            |                                                                                                             | 25               |                |

| 11.1.<br>11.2.<br>11.3. | IS IT POSSIBLE TO SPECIFY TRANSPARENT COLOR (NOT COPIED COLOR) USING BLTCOPY THE AREA RENDERED BY THE BLT COMMAND AND BY THE TRIANGLE COMMAND IS DIFFI I TRIED TO COPY A 50x50 PIXEL RECTANGLE WITH THE BLTCOPY ALT COMMAND, BUT IT | ERENT. 25         | CORRECT  | TLY.      |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|-----------|
|                         | 25                                                                                                                                                                                                                                  |                   |          |           |
| 11.4.                   | THE CLIPPING SETTING DOES NOT WORK WITH THE BLTCOPYALT COMMAND.                                                                                                                                                                     |                   |          |           |
| 11.5.                   | NOTE ABOUT STRIDES SPECIFIED IN BLTCOPYALTALPHA OPERATION:                                                                                                                                                                          |                   |          |           |
| 11.6.                   | DOES THE ALPHA BLT OPERATION (XGDCBLTCOPYALTALPHA) USE THE ALPHA BIT OF                                                                                                                                                             |                   | ι?       | 25        |
| 12. SH                  | ADING & LIGHTING                                                                                                                                                                                                                    | 26                |          |           |
| 12.1.<br>12.2.          | DOES THE GDC PROVIDE ANY LIGHTING SOURCE SUPPORT OR JUST FLAT AND GOURAUI I CAN'T DRAW A LINE WITH GOURAUD SHADING.                                                                                                                 |                   | 26       |           |
| 13. RE                  | NDERING AND TEXTURE MAPS                                                                                                                                                                                                            | 26                |          |           |
| 13.1.                   | IS IT POSSIBLE TO RENDER TEXTURE MAPPING AND ANTI-ALIASING IN THE 8BIT/PIX MOD                                                                                                                                                      | DE? 26            |          |           |
| 13.2.                   | THE MB86295 MANUAL SAYS THAT TEXTURING IN 24BIT/PIXEL MODE WORKS. IS MB86                                                                                                                                                           |                   | E TO REN | JDER A    |
|                         | PIXEL TEXTURE INTO A 24BIT/PIXEL LAYER? OR IS MB86295 ONLY ABLE TO RENDER A 24I                                                                                                                                                     |                   |          |           |
|                         | PIXEL LAYER?                                                                                                                                                                                                                        |                   | LINIO    | 1         |
| 13.3.                   | IS IT POSSIBLE TO DRAW STENCIL TEXTURE MAPPING IN 8BIT/PIXEL MODE (INDIRECT CO                                                                                                                                                      |                   | 27       |           |
| 13.4.                   | IF WE HAVE ONE OR TWO TEXTURES THAT DON'T CHANGE AND THEREFORE WANT TO SA                                                                                                                                                           | ,                 |          | NDWIDTH   |
|                         | RE A "TEXTURE CACHE" OR "GRAPHICS LOCAL MEMORY" THAT CAN BE USED FOR THIS, RA                                                                                                                                                       |                   |          |           |
|                         | RY AS ASSUMED IN THE PC ARCHITECTURE?                                                                                                                                                                                               |                   | 031 313  | I Lavi    |
| 13.5.                   | ARE ANY STATIC-IMAGE BIT-MAP-TYPE FILES SUCH AS TIFF, GIFF, .BMP, .JPG OR .PN                                                                                                                                                       |                   | CODED    | DV        |
|                         | 295? IF SO, WHICH TYPES ARE SUPPORTED?                                                                                                                                                                                              |                   | ECODED   | DI        |
| 13.6.                   | Where does the coordinate $(0,0)$ of a texture map align in the texture space                                                                                                                                                       |                   |          |           |
| 13.0.                   | BACK FACE CULLING                                                                                                                                                                                                                   |                   |          |           |
|                         |                                                                                                                                                                                                                                     |                   |          |           |
| 14. DIS                 | SPLAY CONTROLLER                                                                                                                                                                                                                    | 29                |          |           |
| 14.1.                   | WHAT SHOULD THE DCLKI PIN BE CONNECTED TO WHEN IT IS NOT IN USE?                                                                                                                                                                    | 29                |          |           |
| 14.2.                   | PLEASE SHOW AN EXAMPLE OF A DISPLAY PARAMETER SETTING.                                                                                                                                                                              | 29                |          |           |
| 14.3.                   | WHAT RANGE OF FREQUENCIES IS GUARANTEED FOR THE CLK PIN?                                                                                                                                                                            | 30                |          |           |
| 14.4.                   | IS IT OK TO USE A CRYSTAL OSCILLATOR THAT HAS +/- 100PPM TOLERANCE?                                                                                                                                                                 | 30                |          |           |
| 14.5.                   | WHAT SETTING IS RECOMMENDED FOR THE EXTERNAL SYNC MODE?                                                                                                                                                                             | 30                |          |           |
| 14.6.                   | DOES THE COMPOSITE SYNCHRONOUS SIGNAL (CSYNC) ADD AN EQUALIZING PULSE?                                                                                                                                                              | 30                |          |           |
| 14.7.                   | THE PICTURE IS NOT DISPLAYED CORRECTLY.                                                                                                                                                                                             | 30                |          |           |
| 14.8.                   | HOW MANY LAYERS CAN BE USED SIMULTANEOUSLY WITH MB86295 WITHOUT VIDEO                                                                                                                                                               | CAPTURE?30        |          |           |
| 14.9.                   | HOW MANY LAYERS CAN BE USED WITH MB86295 WITH VIDEO CAPTURE ENABLED?                                                                                                                                                                | 31                |          |           |
| 14.10.                  | THE SYNC REGISTERS APPEAR TO SUPPORT HIGHER RESOLUTIONS THAN XGA (1024)                                                                                                                                                             | (768). Why is XC  | A STAT   | ED AS THE |
| UPPER                   | LIMIT FOR MB86296? (MB86276 AND MB86297 SUPPORT HIGHER RESOLUTIONS THAN ${ m X}$                                                                                                                                                    | GA.)31            |          |           |
| 14.11.                  | HOW MANY PIXELS PER CLOCK TICK CAN THE OUTPUT INTERFACE SUPPORT?                                                                                                                                                                    |                   |          |           |
| 14.12.                  | WHAT SORT OF "WINDOWING" OR "PARTITION SUPPORT" DOES THE GDC PROVIDE TI                                                                                                                                                             | HAT MIGHT BE USI  | EFUL FOI | 2         |
| CRITIC                  | AL-VERSUS-NON-CRITICAL FLIGHT INFORMATION PROTECTION AND SEPARATION? IT IS UN                                                                                                                                                       | CLEAR IF /HOW M   | B86296   | CONTROL   |
| PARTIT                  | IONING (PROTECTION) OF EACH WINDOW TO ENSURE THAT THE INFORMATION THAT'S SUPI                                                                                                                                                       | POSED TO BE IN ON | IE WIND  | OW        |
| DOESN                   | 'T GET WRITTEN INTO ANOTHER WINDOW                                                                                                                                                                                                  | 32                |          |           |
| 14.13.                  | HSYNC/VSYNC DEFAULT OUTPUT MODE                                                                                                                                                                                                     |                   |          |           |
| 14.14.                  | COMMENT: DISPLAY ENABLE SIGNAL                                                                                                                                                                                                      | 32                |          |           |
| 14.15.                  | WHAT DISPLAY TIMING AND OTHER SETTINGS ARE REQUIRED TO CONVERT CORAL'S                                                                                                                                                              |                   | NTSC/    | PAL       |
|                         | LACED) USING AN EXTERNAL TV ENCODE?                                                                                                                                                                                                 |                   |          |           |
| 14.16.                  | WHY DOESN'T THE GDC DISPLAY TIMING CORRESPOND TO THE INDICATED VALUES I                                                                                                                                                             | N THE TIMING REC  | SISTERS  | 32        |
| 14.17.                  | WHEN RUNNING WITH EXTERNAL SYNCS, DO HSP, HSW, VSW AND VSP NEED TO B                                                                                                                                                                |                   |          |           |
| 15. VII                 | DEO CAPTURE OR INPUT                                                                                                                                                                                                                |                   |          |           |
|                         |                                                                                                                                                                                                                                     |                   |          |           |
| 15.1.                   | THERE IS A NOISE WHEN THE CAPTURE FUNCTION IS USED.                                                                                                                                                                                 |                   |          | O         |
| 15.2.                   | HOW DO I READ DATA CAPTURED IN GRAPHICS MEMORY? IS IT POSSIBLE TO USE CAPTUR 34                                                                                                                                                     |                   | TURE DA  | TA?       |
| 15.3.                   | IS IT POSSIBLE TO HAVE SIMULTANEOUS UP/DOWN-SCALING WITH MB86295?                                                                                                                                                                   |                   |          |           |
| 15 4                    | WHAT SHOULD I DO WITH THE UNUSED YIJV INPUT PINS?                                                                                                                                                                                   | 34                |          |           |

| 15.5.          | DOES MB86295 PROVIDE ANY CAPABILITY TO LOCK TO AN EXTERNAL SYNC SOURCES FOR PRIMARY VERTICAL SYNC AND                                                                                                |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | ONTAL PIXEL OUTPUT? IF SO, WHAT ARE THE LIMITATIONS ON RANGE, IF ANY, OF THIS SYNC RATE? IS THIS SOFTWARE                                                                                            |
|                | AMMABLE?35                                                                                                                                                                                           |
| 15.6.          | WHAT TECHNIQUE IS USED TO RECONSTRUCT THE DECIMATED CHROMA INFORMATION FOR 4:2:2 VIDEO INPUTS? 35                                                                                                    |
| 15.7.          | WHAT IS THE PIN ASSIGNMENT FOR THE RGB888 (MULTIPLEXED) VIDEO INPUT OF MB8695? IN THE MANUAL ONLY THE                                                                                                |
|                | RGB666 VIDEO INPUT IS EXPLAINED                                                                                                                                                                      |
| 15.8.          | WHAT ARE THE MAXIMUM LIMITS ON THE VIDEO INPUT SIZE?                                                                                                                                                 |
| 15.9.          | WHAT IS THE NEW FUNCTION OF THE CBM REGISTER IN MB86295?                                                                                                                                             |
| 16. ME         | MORY (INCLUDING INTERFACE)38                                                                                                                                                                         |
| 16.1.          | CAN YOU SHOW A SAMPLE CIRCUIT DIAGRAM FOR CONNECTING THE GDC AND GRAPHICS MEMORY? 38                                                                                                                 |
| 16.2.          | HOW SHOULD THE BANK ADDRESS PINS OF THE SDRAM BE CONNECTED TO MB86296'S OR OTHER GDC'S MEMORY                                                                                                        |
|                | ACE?                                                                                                                                                                                                 |
| 16.3.          | WHAT MEMORY CAN BE CONNECTED TO MB86296? HOW IS IT CONNECTED?                                                                                                                                        |
| 16.4.          | DOES THE GDC PROVIDE ANY KIND OF MEMORY ERROR DETECTION?                                                                                                                                             |
| 16.5.          | IS THE FRAME BUFFER CLEARED AUTOMATICALLY WHEN SWAPPING BUFFERS OR IS A COMMAND NEEDED? 39                                                                                                           |
| 16.6.          | SINCE THE ACCOMPANYING GRAPHICS MEMORY ARRAY CAN BE VERY LARGE, DOES THE GDC PROVIDE ANY KIND OF                                                                                                     |
| HARDV          | VARE-ACCELERATED MEMORY TEST THAT CAN BE ACTIVATED BY SOFTWARE ON THE MEMORY ARRAY? 39                                                                                                               |
| 16.7.          | MB86296 ONLY APPEARS TO HAVE 15 MEMORY ADDRESS LINES, YET THE SPEC SAYS IT CAN ADDRESS 64M OF MEMORY.                                                                                                |
| How D          | OES THIS WORK?39                                                                                                                                                                                     |
| 16.8.          | IS THE GRAPHICS MEMORY A UNIFIED STRUCTURE OR IS IT DISTINCT FOR THE VARIOUS TYPES NEEDED? WHAT ARE THE                                                                                              |
| MAXIM          | UM SUPPORTED ALLOCATIONS FOR FRAME BUFFER, TEXTURES, AND STENCILS, AND HOW ARE THEY "CONTROLLED" WHEN                                                                                                |
|                | G UP THE CHIP?40                                                                                                                                                                                     |
| 16.9.          | MB86297'S DDR-SDRAM HAS ONLY BEEN CHARACTERIZED FOR MEMORIES UP TO 256MBIT. 40                                                                                                                       |
| 16.10.         |                                                                                                                                                                                                      |
| 16.11.         | WILL THE GDCS BE COMPATIBLE WITH MOBILE SDRAMS?40                                                                                                                                                    |
| 17. DR         | AWING ENGINE41                                                                                                                                                                                       |
|                | DO THE GDCs SUPPORT CONCAVE POLYGONS?41                                                                                                                                                              |
| 17.1.          |                                                                                                                                                                                                      |
| 17.2.          | IS IT POSSIBLE TO DRAW A BROKEN BOLD LINE PERPENDICULARLY ALONG THE DIRECTION OF A LINE?  41                                                                                                         |
| 17.3.<br>17.4. | CAN THE GDC GENERATE ROUNDED END POINTS FOR LINES OR ONLY SQUARE?                                                                                                                                    |
|                |                                                                                                                                                                                                      |
|                | RAWING (PAGES 233, 234 AND OTHERS). CAN YOU DEFINE EACH OF THESE TERMS, EXPLAIN IF THEY ARE UNIQUE ENTITIES, ANI<br>BE WHAT CONTROLS (SHADOW WIDTH OR COLOR, FOR EXAMPLE) OVER THEM ARE AVAILABLE?41 |
| 17.5.          | PLEASE EXPLAIN THE BORDER PRIMITIVES41                                                                                                                                                               |
| 17.5.<br>17.6. | WHAT IS A "NON-TOP-LEFT APPLICABLE PRIMITIVE"? THIS IS REFERENCED FOR BOTH LINE AND POLYGON DRAWINGS.                                                                                                |
| 17.0.          | what is a non-top-left applicable primitive? This is referenced for both line and polygon drawings.  41                                                                                              |
| 17.7.          | WHAT ARE THE DIFFERENCES BETWEEN HIGH-SPEED AND REGULAR LINE AND TRIANGLE DRAWING? IS THERE AN EQUATION                                                                                              |
|                | E ESTIMATED SPEED IMPROVEMENT BETWEEN THE METHODS?                                                                                                                                                   |
| 17.8.          | THE INTERRUPT LIST INDICATES A DRAWING COMMAND ERROR. WHERE IS THERE A LIST OF POSSIBLE CAUSES? 42                                                                                                   |
| 17.8.          | WHAT IS THE RESTRICTION ON LOGICAL AND DRAWING FRAME WIDTH?                                                                                                                                          |
| 17.10.         | WHAT ARE OTHER RESTRICTIONS ON THE BOUNDARIES OF DATA TYPES?                                                                                                                                         |
| 17.11.         | DOES THE ORDER OF VERTICES/COORDINATES MATTER IN POLYGON DRAWING?                                                                                                                                    |
| 17.11.         | WHAT OPERATIONS USE THE ALPHA BIT (MSB) OF THE PIXEL COLOR?                                                                                                                                          |
| 17.12.         | GDC VERTEX DATA FORMAT FOR MB86296                                                                                                                                                                   |
|                |                                                                                                                                                                                                      |
| 18. HO         | ST INTERFACE (AND OTHER NON-MEMORY SIGNALS)44                                                                                                                                                        |
| 18.1.          | DOES MB86296 USE A 5V OR 3.3V PCI INTERFACE?                                                                                                                                                         |
| 18.2.          | HOW CAN THE PINS OF THE PCI BUS BE PUT IN TRI-STATE MODE?                                                                                                                                            |
| 18.3.          | WHAT IS THE EFFECT OF A RESET (XRST, FIRM RESET) ON THE PIN VOLTAGE LEVELS?44                                                                                                                        |
| 18.4.          | WHAT HAPPENS IF MB86296 DOES NOT GET A BUS GRANT AFTER IT ISSUES A REQ DEMAND? 45                                                                                                                    |
| 18.5.          | MB86296 66MHz OPERATION – BUS SPEED COMPARISON IN MBPS                                                                                                                                               |
| 18.6.          | NOTE: WHEN THE 16-BIT-WIDE HOST BUS IS USED, MB86276'S MEMORY ADDRESS SPACE REDUCES TO 16 MBYTES. 45                                                                                                 |
| 18.7.          | WILL THE I <sup>2</sup> C MASTER INTERFACE OF THE MB86296 OR ANY OTHER GDC'S CONFLICT WITH OTHER MASTER DEVICES                                                                                      |
| PRESEN         | IT ON THE SAME I <sup>2</sup> C BUS?45                                                                                                                                                               |
| 18.8.          | IS THERE A RECOMMENDATION FROM FUJITSU REGARDING BYPASS CAPACITORS FOR GDC'S POWER SUPPLY PINS? 46                                                                                                   |

| 18.9.<br>18.10.<br>18.11.<br>18.12.<br>18.13.<br>18.14. | HOW SHOULD XBS SIGNAL BE TREATED IN NO-BS SIGNAL MODE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 46<br>47<br>nterface?<br>47 | 47        |            |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------|------------|
| 18.15.<br>18.16.<br>18.17.                              | WHEN DOES A CYCLE START THE FALLING EDGE OR RISING EDGE OF BS?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 48                          | ow?<br>48 | 47         |
| 19. DE                                                  | EVELOPMENT TOOLS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 49                          |           |            |
| 19.1.                                                   | WHAT ARE THE VARIOUS EVALUATION BOARD PART NUMBERS?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 49                          |           |            |
| 19.2.                                                   | WHAT IS THE COMPOSITION OF THE BOARDS?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |           |            |
| 19.3.                                                   | WHAT KIND OF OS IS USED ON THE PC FOR CONTROLLING THE PCI BOARDS?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 49                          |           |            |
| 19.4.                                                   | DO YOU HAVE A REFERENCE DESIGN (EXAMPLE SCHEMATIC) AND ANY PCB LAYOUT GU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                             |           |            |
| 19.5.                                                   | ARE ANY SIMULATION MODELS AVAILABLE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                             |           |            |
| 19.6.                                                   | COMMENT: PLEASE BE AWARE OF THE FOLLOWING REGARDING MB86276 STARTERKIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             |           |            |
| 19.7.                                                   | THE MB86297 EVALUATION BOARD DOES NOT SEEM TO FOLLOW THE PCB DESIGN GUIL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                             |           | 49         |
| 19.8.                                                   | WHILE USING THE LIME STARTERKIT BOARD, THE GRAPHICS SHOWN ON THE DISPLAY LO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             | VHAT CO   | ULD BE THE |
|                                                         | )N?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                             |           |            |
| 20. DI                                                  | SPLAY LIST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 51                          |           |            |
| 20.1.<br>OCCUI<br>ETC.)?                                | DOES THE GDC PROVIDE ANY KIND OF "END-OF-DISPLAY-LIST" PROCESSING INDICATION R (AFTER RECEIPT OF THE FINAL COMMAND, WHEN THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE FINAL COMMAND, WHEN THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE FINAL COMMAND, WHEN THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY, WHEN THE FINAL STATES OF THE PIPELINE IS EMPTY. | ,                           |           |            |
| 20.2.                                                   | DOES THE GDC PROVIDE ANY KIND OF ERROR DETECTION OF THE DISPLAY LIST COMMA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NDS OR INTERNA              | I REGIST  | EB         |
|                                                         | SS? IF SO, WHAT KIND OF ERROR EVENT OR "PROGRAM COUNTER" CAPTURE TYPE OF INFORM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                             |           |            |
|                                                         | OSES OF THE LOCATION AND TYPE OF FAULT?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                             | EIG IDEE  | I OR DEBOG |
| 20.3.                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                             | WHAT IN   | VALID      |
| ADDRI                                                   | ESS RESPECTIVELY CAUSED THE ERROR?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                             |           |            |
| 20.4.                                                   | WHAT IS THE MAXIMUM NUMBER OF NESTED DISPLAY LISTS (SIMILAR TO THE SUBROUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                             | THE GD    | C CAN      |
| HAND                                                    | LE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                             |           |            |
| 20.5.                                                   | IS THERE A "DISPLAY LIST CACHE" OR "GRAPHICS LOCAL MEMORY" THAT CAN BE USED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                             | ,         | SABLE,     |
|                                                         | ANGING DISPLAY LISTS RATHER THAN THE HOST SYSTEM MEMORY AS ASSUMED IN THE ${\hbox{PC}}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                             | 51        |            |
| 20.6.                                                   | CAN THE GDC STORE A DISPLAY LIST PERMANENTLY?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                             |           |            |
| 20.7.                                                   | IS THE BLTDRAW OR BITMAP DATA TRANSFERRED DIRECTLY FROM THE CPU MEMORY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                             | S MEMOR   | Y OR       |
|                                                         | JGH THE DISPLAY LIST FIFO?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                             |           |            |
| 20.8.                                                   | HOW DEEP IS THE DISPLAY LIST FIFO IN THE GDCs?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 32                          |           |            |
| 21. IN                                                  | TERRUPTS AND ERRORS & MESSAGES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 53                          |           |            |
| 21.1.                                                   | WHAT DOES "INTERNAL BUS/FIFO TIMEOUT" MEAN? CAN THIS EVENT, OR ANY OTHER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DETECTED FAUL               | Γ, BE MAI | DE TO      |
| ACTIV                                                   | ATE A GPIO WITHOUT HOST PROCESSOR INTERACTION?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 53                          |           |            |
| 21.2.                                                   | WHAT TYPES OF COMMAND ERRORS GENERATE THE CERR INTERRUPT?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                             |           |            |
| 21.3.                                                   | WHAT TYPES OF SYNC ERRORS GENERATE THE SYNCERR INTERRUPT?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 53                          |           |            |
| 21.4.                                                   | THE INTERRUPT LIST INDICATES A DRAWING COMMAND ERROR. IS THERE A LIST OF CAU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                             | OR?       | 53         |
| 21.5.                                                   | CAN THE SOFTWARE GENERATE BOTH A "HARD" AND "SOFT" RESET OF THE PART?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                             |           |            |
| 21.6.                                                   | NOTE: ENABLE INTERRUPTS, IMASK REGISTER:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 53                          |           |            |
| 22. CL                                                  | OCK RELATED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 54                          |           |            |
| 22.1.                                                   | DCLKO DUTY-CYCLE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 54                          |           |            |
| 22.2.                                                   | REGARDING THE INTERNAL PLL, I NEED TO USE A PLL FREQUENCY OF 398MHZ TO GET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                             | ISPLAY T  | IMINGS     |
|                                                         | RDING TO THE GDC SPECIFICATION, IT IS POSSIBLE TO USE A 14.22MHZ OSCILLATOR (ALLO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                             |           |            |
|                                                         | 714.32MHz). The question is: will the PLL generate $14.22$ MHz * $28 = 398.16$ MHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                             |           |            |
|                                                         | JT 400.909MHZ ANYWAY IN THIS MODE?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                             |           |            |
| 22.3.                                                   | DCLKO JITTER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 54                          |           |            |
| 22.4                                                    | WHAT IS THE TIME RELATION (DELAY) BETWEEN DCLKI AND DCLKO IN THE EXTERNA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | AL DISPLAY CLOC             | K MODE    | 55         |

|    | 22.5.   | AFTER CHANGING THE GEOMETRY ENGINE COT CLOCK FREQUENCY FOR THE DEVICE              | E, IS A STABILIZATION PERIOD REQUIREI |
|----|---------|------------------------------------------------------------------------------------|---------------------------------------|
|    | TO MAI  | NTAIN PROPER OPERATION? CAN IT BE CHANGED WHILE DRAWING?                           | 55                                    |
|    | 22.6.   | WHAT IS THE LEVEL OF THE CLOCK INPUT PIN (CLKIN) OF THE GDC?                       | 55                                    |
|    | 22.7.   | WHAT RANGE OF FREQUENCY IS GUARANTEED FOR THE CLK PIN?                             | 55                                    |
|    | 22.8.   | WHAT SETTING IS RECOMMENDED FOR THE EXTERNAL SYNC MODE?                            |                                       |
|    | 22.9.   | IS IT POSSIBLE TO USE A STANDARD CRYSTAL, INSTEAD OF NON-STANDARD OSCILLA          |                                       |
|    | WITH TH | HE GDCs?                                                                           |                                       |
|    | 22.10.  | IS IT POSSIBLE TO USE CLK VALUES OTHER THAN THOSE LISTED IN THE GDC SPE            | CIFICATION MANUAL? 55                 |
|    | 22.11.  | IS IT POSSIBLE TO USE SPREAD SPECTRUM CLOCK GENERATOR FOR CLK INPUT, I             |                                       |
| 23 | . PAC   | CKAGE                                                                              | 57                                    |
|    | 23.1.   | WHAT IS THE PACKAGE TYPE?                                                          | 57                                    |
|    | 23.2.   | IN ADDITION TO THE NORMALLY SPECIFIED EXTERNAL PACKAGE DIMENSIONAL PARA            |                                       |
|    | PACKAC  | GE-RELATED INFORMATION LISTED BELOW.                                               |                                       |
|    | 23.3.   | SUBSTRATE TYPE AND MATERIAL (CERAMIC, LAMINATE, FR-4, ETC.)                        |                                       |
|    | 23.4.   | DIMENSIONS OF INTERNAL CAVITY, DIE, AND RELATION TO SOLDER BALL ARRAYS             |                                       |
|    | 23.5.   | ANY FIELD MOISTURE SENSITIVITY DATA AVAILABLE OR HAST DATA.                        |                                       |
|    | 23.6.   | THERMAL PARAMETERS (TJ MAX, THETA JUNCTION-TO-CASE, ETC.)                          |                                       |
| 24 | . POV   | VER CONSUMPTION & THERMAL CHARACTERISTICS                                          | 58                                    |
|    | 24.1.   | WHAT ARE MB86293'S TEMPERATURE CHARACTERISTICS?                                    | 59                                    |
|    | 24.1.   | WHAT VOLTAGES DOES MB86296 USE, WHAT TOLERANCE IS REQUIRED, AND WHAT               |                                       |
|    | THEM?   |                                                                                    | LEVELS OF CURRENT ARE NEEDED FOR      |
|    | 24.3.   | WHAT IS MB86276'S CURRENT CONSUMPTION VALUE?                                       | 50                                    |
|    | 24.3.   | WHAT IS MB86297'S POWER CONSUMPTION?                                               |                                       |
|    | 24.5.   | WHAT IS THE JUNCTION TEMPERATURE FIGURE OF MB86295?                                |                                       |
|    | 21.5.   |                                                                                    |                                       |
|    | •••••   |                                                                                    |                                       |
| 24 | . MIS   | CELLANEOUS FAQS                                                                    | 60                                    |
|    | 24.1.   | WHAT IS THE INITIALIZATION OR BRING-UP ROUTINE OF THE GDC?                         | 60                                    |
|    | 24.2.   | DO THE GDCs SUPPORT THE IEEE 1149.1 BOUNDARY SCAN?                                 | 60                                    |
|    | 24.3.   | HOW SHOULD UNUSED I2C PINS IN THE GDCS BE TREATED?                                 | 60                                    |
|    | 24.4.   | DOES THE GDC PROVIDE ANY KIND OF INTERNAL TEST (BUILT IN SELF TEST) THAT           | CAN BE ACTIVATED BY SOFTWARE OR IS    |
|    | AUTOM.  | ATICALLY PERFORMED AFTER A RESET THAT VERIFIES THE CHIP IS OPERATIONAL? HO         | W LONG DOES IT TAKE TO RUN? 60        |
|    | 24.5.   | IF THE GDC GRAPHICS PIPELINE WERE TO "LOCK UP," IS THERE A WAY TO DETECT TO        | HIS? IF A LOCKUP OCCURS, DOES THE     |
|    | FRAME   | BUFFER MEMORY REFRESH CONTINUE? DOES THE FRAME BUFFER PIXEL OUTPUT TO DI           | SPLAY CONTINUE? 60                    |
|    | 24.6.   | WHAT IS A "MILLER REGISTER" OR IS THIS JUST A TYPO?                                | 60                                    |
|    | 24.7.   | DOES THE CHIP HAVE ANY KIND OF IDENTIFICATION REGISTER OR SIGNATURE THAT           | CAN BE ACCESSED BY SOFTWARE TO        |
|    | DISTING | GUISH IT FROM OTHER THINGS ON THE BUS?                                             | 60                                    |
|    | 24.8.   | WHAT WILL HAPPEN IF THE CHIP IS POWERED UP AT -55 C AND HELD IN RESET WITH         | THE CLOCK(S) OPERATING? WILL THE      |
|    | CHIP OP | ERATE PROPERLY IF THE RESET IS RELEASED WHEN THE CHIP IS WARMED TO -40 ${ m C?~W}$ | ILL THE CHIP DRAW INCREASED POWER     |
|    | DURING  | THIS PERIOD OF TIME?                                                               |                                       |
|    | 24.9.   | WHAT IS THE PURPOSE OF TEST, DACT, MST, XSM, SMCK AND XTST?                        | 61                                    |
|    | 24.10.  | DOES THE GDC PROVIDE ANY ERROR DETECTION OF DISPLAY LIST COMMANDS O                |                                       |
|    | 24.11.  | Unused pin treatment in general.                                                   |                                       |
|    | 24.12.  | IS THERE ANY SIGNAL SEQUENCING REQUIREMENT WHILE POWERING-OFF THE GI               | DC?61                                 |
|    |         |                                                                                    | 61                                    |
| 25 | IND     |                                                                                    | 62                                    |
|    |         |                                                                                    |                                       |

# 1. Fujitsu GDC Overview Q&A's

## 1.1. What are the target applications for Fujitsu's GDCs?

**A:** They are mainly designed for automotive navigation and infotainment applications. However, the GDCs are equally suitable for industrial, medical, gaming, and other embedded applications.

# 1.2. Do Fujitsu GDCs support alpha blending?

- **A:** Yes, alpha blending is supported on several levels.
  - □ Layers can be set to a uniform transparency level.
  - □ All devices support one alpha plane layer that allows the transparency to be set at the pixel level. MB86297 and MB86298 have four layers for alpha planes.
  - □ BitBlt with alpha blending is supported in hardware.
  - □ Primitive drawing can also be done with alpha blending

# 1.3. Do Fujitsu GDCs support BitBlt (bit block transfers)?

**A:** Yes, both textures and video can be BitBlt'd.

# 1.4. Do Fujitsu GDCs support layers?

A: Yes. Up to four layers in the MB86290, MB86292 and MB86291, up to six layers in the MB86293/4/5 and MB86276, and up to eight layers in the MB86297.

#### 1.5. Does any Fujitsu GDC have a PCI bus?

**A:** Yes, MB86296 and MB86297 feature PCI as the host interface. MB86298 sports a PCI Express host interface.

## 1.6. Are Fujitsu GDCs automotive grade?

A: Yes, Fujitsu GDCs meet the automotive cabin temperature range of -40 to +85C for operation and -60 to +125 for storage.

# 1.7. Can the Fujitsu GDCs be used in under-the-hood (automotive) or military applications?

A: No. A cabin temperature (automotive) range for -40 to +85C is the maximum operating range.

# 1.8. Do Fujitsu GDCs support Phong shading?

A: No, only flat and Gouraud shading are supported.

## 1.9. Do the GDCs support anti-aliasing?

A: Yes, they support anti-aliasing for line primitive. MB86298 supports Full Screen Anti-Aliasing (FSAA).

# 1.10. Can the GDC's external memory interface be connected to a 1.8V memory?

A: No, the interface can only be connected with a memory that supports 3.3V level signals. MB86297 has a 2.5V memory interface for DDR SDRAM. MB86R01, R02, and R03 all have 1.8V DDR2 SDRAM interface.

# 1.11. Do any of the GDCs support gamma correction functions for video input or output?

A: It is supported in MB88F332 and MB86R02 in conjunction with the TCON interface.

#### 1.12. Do Fujitsu GDCs support direct and color palette modes?

**A:** Yes, the GDCs support both these modes.

# 1.13. Do Fujitsu's GDCs support video capture? If so, what is the required video format?

**A:** Yes, the GDCs support video inputs in RGB and ITU-656 formats.

#### 1.14. What screen resolutions do the Fujitsu GDCs support?

A: It varies by the type of GDC. The highest display resolution supported is 1280 x 1024 (corresponding to 107MHz pixel clock) by MB86297 and MB86298.

## 1.15. What video output format do the GDCs provide?

**A:** The Fujitsu GDCs output graphics in analog and digital RGB formats, depending on the type of product. Some newer products also support APIX and RSDS outputs.

#### 1.16. What types of memory interface do the GDCs have?

**A:** The standalone GDCs have a dedicated interface for the external graphics memory. Since this interface is the bottleneck for data traffic in the system, having a dedicated memory interface boosts the graphics efficiency.

The SOC GDCs (such as MB86R01) have unified memory architecture. Both the CPU and GDC share the same memory interface.

#### 1.17. What CPU core does MB86R01 include?

A: It includes the AMR926EJ-S CPU core. MB86R02 and MB86R03 have the same core.

# 1.18. What type of GDC core does MB86R01 include?

A: It includes a GDC core that is based on MB86296, but has various enhancements (e.g., two channel video inputs, two channel video outputs) to it. MB86R02 and MB86R03 have the same GDC core.

## 1.19. What CPU core does MB86R11 include?

**A:** It includes the ARM Cortex-A9 CPU core at 400MHz.

# 1.20. What type of GDC core does MB86R11 include?

**A:** It includes a new designed 2D Graphics Engine called Iris and a 3D Graphics Engine that is OpenGL ES 2.0 compliant.

# 1.21. What is the RAM interface for MB86R11?

**A:** MB86R11 supports both DDR2 and DDR3 type of memories.

# **Q&As Specific to Latest Products**

# 2. MB86R12 (Emerald-P) Specific

## 2.1. What is the package and ball pitch?

A: TEBGA544 and 1.0mm.

# 2.2. How many video output interface does MB86R12 have?

A: It has three independent video output interfaces that can drive display resolution of up to 1600x600 @ 100Hz refresh rate. Maximum pixel clock frequency is 106.7MHz.

It also has three APIX output interfaces.

# 2.3. What is the operation frequency?

A: Maximum CPU clock frequency is 533MHz. Maximum GPU clock frequency is 266MHz.

# 2.4. What is the operating temperature range?

**A:** It is specified for ambient temperature range -40 to +85C.

## 2.5. Does the device support 24-bit panel?

A: Yes.

## 2.6. What memory interfaces are supported?

A: It supports interfaces for parallel NOR, serial NOR, Quad SPI, and NAND Flash memories.

## 2.7. What drawing engines are included in the device?

**A:** It includes two engines, a 3D engine that complies with OpenGL-ES 2.0 standard with programmable shader and a 2D pixel engine.

# 3. MB86R11 (Emerald-L) Specific

# 3.1. What is the package and ball pitch?

**A:** It is BGA544 and 1.0mm.

# 3.2. How many video output interfaces does MB86R11 have?

A: It has three independent video output interfaces that can drive display resolution of up to 1600x600 @ 100Hz refresh rate. Maximum pixel clock frequency is 106.7MHz.

# 3.3. Does the device support NAND Flash?

A: Yes.

# 3.4. What is the target power consumption?

**A:** 2.5W worst case, worse conditions.

#### 3.5. What is the operation frequency?

A: It is 400MHz for the CPU and 200MHz for the GDC.

# 3.6. What is the operating temperature range?

**A:**  $-40 \text{ to } +85^{\circ}\text{C}$ 

# 3.7. Does the device support 24-bit display panels?

**A:** Yes, both main display controllers support 24-bit color output independently. It also has a simplified third display controller independent of the other two.

## 3.8. What memory interfaces does it support?

A: It supports interfaces for parallel NOR, serial NOR, quad SPI, and NAND Flash interface.

# 3.9. What drawing engines are included in the device?

**A:** It includes two engines, a 3D engine that complies with OpenGL-ES 2.0 standard with programmable shader and a 2D pixel engine.

# 4. MB86R01 (Jade) Specific

# 4.1. What is the package?

A: It is BGA484

#### 4.2. What is the function of MB86R01's internal Boot ROM?

A: It stores code that manages decryption for external flash and ARM9's diagnosis functions. Because of the confidential nature of the code and its independence of the external Boot ROM or application level code, Fujitsu will not reveal the internal Boot ROM code to the customer.

# 4.3. Can the ARM9 be used to decode an MP3 stored on an SD card or USB stick connected to MB86R01 while simultaneously displaying video or other graphics on an LCD?

A: Yes, the ARM9 can be used to decode an MP3 stored in SD Card or USB stick. As for simultaneously displaying video (input through video capture interface) or other graphics on the LCD, it really depends on how heavy that task is or whether it consumes the ARM9 beyond the MIPS capacity left after audio decoding. If the two operations together don't overburden the ARM9, they can be executed at the same time.

# 4.4. How should MB86R01 unused pins be treated?

A: Please refer to the latest MB86R01 Specification Manual or datasheet for details.

#### 4.5. How many layers can MB86R01 support?

A: The theoretical maximum is 6x2 (12). Each display controller can support a maximum of six layers and there are two display controllers in MB86R01. Note that the maximum number of layers possible is limited by several factors such as display resolution, DDR2-SDRAM bus width, etc.

#### 4.6. Are the ARM9-related documents referenced in MB86R01 documentation the latest?

A: The following documents, all related to ETM9CS and mentioned on page 80 of MB86R01 Product Specification v1.4, have been updated:

Version mentioned in Jade spec Latest version found on ARM web site (at

the time this note was being written)

DDI0315A DDI0315B DDI0157F DDI0157G IHI0014N IHI0014O DGI0012A DGI0012B

Please check ARM's web site for latest available documents.

#### 4.7. Does MB86R01 work with Mobile DDRs?

**A:** No. It only works with DDR2 memories.

#### 4.8. Does MB86R01 have a floating point unit?

**A:** The CPU core does not have a floating point unit. The GDC core has it for processing graphics related data.

#### 4.9. What simulation models are available for MB86R01?

A: IBIS for PCB-level simulation and BSDL for JTAG are available.

# 4.10. What is MB86R01's power consumption?

A: Please refer to the Application Note: MB86R01 'MB86R01' Power Consumption.

## 4.11. Is it ok to use an RC or RCD circuit to provide a reset signal to MB86R01?

**A:** We don't recommend that because the rising/falling edge of such a may not be sharp enough. Instead, we recommend using a reset IC or the GPIO of an MCU.

## 4.12. Why are pull-up or pull-down resistors required on some unused pins?

A: We recommend them in order to make the circuit fail safe.

# 4.13. What is the purpose of DDRTYPE pin?

A: This is just a test pin. Please treat it as instructed in the document.

## 4.14. What is the jitter specification for the PLL clock output of MB86R01?

**A:** The PLL jitter is as follows:

Period Jitter Typical: ±0.01/Fout [Hz] Maximum: ±0.025/Fout [Hz] (pk-pk)

It is assumed that the conditions are ideal, i.e., that the power supply is noise free.

# 4.15. How were the decoupling capacitor values and quantities determined in the MB86R01 PCB Design Guide document?

**A:** We determined them by simulating the LSI model and PCB model.

16

The LSI model includes the internal core, IO and the package model. And the conditions used were worst case. The PCB model comes from the layout data of MB86R01 reference board (MB86R01EB01).

We analyzed based on the LSI and PCB models by SPICE simulation and calculated the power supply noise. From that information, we determined the values and number of capacitors required.

# 4.16. What type of development tools does MB86R01 support?

**A:** Please check this document: <a href="http://www.fujitsu.com/downloads/MICRO/fme/displaycontrollers/anmb86r01-toolchain-rev0-3.pdf">http://www.fujitsu.com/downloads/MICRO/fme/displaycontrollers/anmb86r01-toolchain-rev0-3.pdf</a>.

# 5. MB88322 (Indigo) Specific

# 5.1. What is the package for Indigo?

**A:** The package is LQFP208.

# **5.2.** What is the ambient temperature range?

**A:** It is  $-40 \text{ to } +105^{\circ}\text{C}$ .

# 5.3. What is the concept that Indigo is based on?

A: Indigo is a remotely controlled standalone GDC that also has the peripherals usually found in an MCU. It allows partitioning the system by physically placing the control side remotely and the connecting with it using the high speed serial APIX link.

# 5.4. Does Indigo have any embedded memory?

A: It has built-in 160KB of NOR-Flash ROM and "128KB+8KB" of SRAM.

## 5.5. What is the maximum display resolution supported?

A: The maximum display clock supported is 42MHz. Consequently, the maximum resolution supported 1280x480 at 60Hz refresh rate.

# 6. MB86R02 (Jade-D) Specific

# **6.1.** What is the package?

**A:** BGA484.

# **6.2.** What is the ball pitch?

**A:** 1.0mm.

# **6.3.** Does it support NAND Flash?

A: Yes.

# **6.4.** What is the supported temperature range?

**A:**  $-40 \text{ to } +105^{\circ}\text{C}$ .

# 6.5. What are the differences between MB86R01 and MB86R02?

**A:** Please refer to the application note titled "Differences MB86R01 to MB86R02" on this address: <a href="http://www.fujitsu.com/downloads/MICRO/fme/displaycontrollers/differences-mb86r01-mb86r02.pdf">http://www.fujitsu.com/downloads/MICRO/fme/displaycontrollers/differences-mb86r01-mb86r02.pdf</a>.

# 7. MB86R03 (Jade-L) Specific

# 7.1. What is the package?

**A:** BGA484.

# 7.2. What is the ball pitch?

**A:** 1.0mm.

# 7.3. What is the difference between MB86R01 and MB86R03?

A: In contrast to MB86R01, MB86R03 (Jade-L) doesn't have the following functionalities: IDE, USB, and Media-LB. This document compares all members of the Jade family: http://www.fujitsu.com/downloads/MICRO/fme/displaycontrollers/jade-family-differences-public.pdf

# 8. MB86298 (Ruby) Specific

# 8.1. What is the package?

A: TEBGA-543

# 8.2. What is the OpenGL ES compliance of this part?

**A:** It supports OpenGL-ES 2.0.

# **8.3.** What is the host interface in this part?

**A:** It is a PCI Express compliant interface (1 lane TX/RX).

# 8.4. The PCI Express evaluation board isn't installing properly?

**A:** Check for the following in the PC's BIOS settings:

- Make sure that all PCI express cards are not treated as Graphics Cards by default
- This PCI express card supports only 1x speed. Make sure the BIOS is not set by default to use all PCI express cards in 2x speed mode.

# 8.5. What is the maximum display clock supported?

**A:** It is 107MHz per display controller. The corresponding maximum display resolution would be 1280x1024.

# **Legacy Product Q&As – Using Coral and older GDC engines**

# 9. Alpha Blending

# 9.1. How are the different color-depths from active layers processed internally for layer- and alphaplane blending?

A: All pixels from the different color spaces (8bit/pixel palette, 16bit/pixel, 24bit/pixel and 16bit YUV) will be converted to RGB888 before any further operation. During this conversion, the lower two bits of the 8bit palette values (from the RGB666 values) will always be set to 00. The three lower bits of the 16bit/pixel (RGB555) values will be set to 000 if the color value is also zero; otherwise they will be set to 111. The YUV values from the video input will be converted to RGB888 using a YUV->RGB conversion matrix. Then the available RGB888 values will be displayed (in a priority order) or blended together with the other layer values. At the output stage, an RGB888 value is available that can be used to drive a display directly or that can be converted to analog using a DAC.

# 9.2. How are the alpha-blending values calculated?

**A:** If alpha-blending is enabled for a particular layer, all pixel colors are calculated according to the formula:

$$C = C1 * A + (1-A) * C2$$
  
Where,

C is the resulting pixel color C1 is the 1st layer color C2 is the 2nd layer color A is the blending coefficient A=alphavalue/255

Note that there are two possibilities:

- All alpha-values for one layer can be constant (layer blending mode).
- Each pixel can have a different alpha-value (alpha map mode).

## 9.3. Can MB86297 output the alpha-blending value for each pixel to the video output interface?

A: It is possible if the alpha map layer is being used for layering alpha blending. The alpha-map layer is assigned to one of the two video output interfaces in dual display.

# 9.4. In 8bpp color mode, are the following possible with MB86276? Rendering alpha blending, BltDraw with Alpha Mask, and using L5 as Alpha Plane?

- **A:** The answer is as follows:
  - o Rendering alpha blend. No
  - o BltDraw with Alpha Mask. No
  - o Using L5 as Alpha Plane. Yes

This is also applicable to other GDCs such as MB86296 or MB86R01.

# 10. Anti-Aliasing

- 10.1. Is it possible to draw all primitives with anti-alias effect?
- A: The anti-alias effect can be used only on lines. If you want to draw a triangle or polygon using anti-aliasing, please draw the objects first, then draw lines along the perimeter with anti-aliasing enabled.
- 10.2. What kind of anti-aliasing does the GDC use? Are there different modes other than "on" and "off"? There is no description in the specifications.
- **A**: There is just one mode available for anti-aliasing. The GDC uses an un-weighted area sampling algorithm to perform anti-aliasing.
- 10.3. Does the GDC automatically perform anti-aliasing along the edges of filled primitive areas?
- A: No. Area edges must be overdrawn (outlined) with lines to make them anti-aliased.

# 11. <u>BLT</u>

# 11.1. Is it possible to specify transparent color (not copied color) using BltCopy?

A. It is possible by setting the transparent color to the TColor register in DrawBase + 0x280.

#### 11.2. The area rendered by the Blt command and by the triangle command is different.

A: By default, the algorithm of the triangle and polygon does not render one pixel of the right and bottom edge. We call this algorithm the "Top Left Rule." It reduces the possibility of rendering an edge twice. By using this algorithm, you can render alpha-blending objects correctly.

The algorithm for line and Blt render all the pixels. If you'd like to draw the entire area, you can use the "Non Top Left Rule" command by setting the TL-bit of the GMDR2 register. However, the performance of the "Top Left Rule" command is better than the performance of the "Non Top Left Rule" command.

# 11.3. I tried to copy a 50x50 pixel rectangle with the BltCopyAlt command, but it did not work correctly.

**A**: The memory width (stride) of the logic frame has to be in 64-bit units. Consequently, the horizontal pixel volume must be of the following sizes:

16bit/pixel mode: 4 multiples (4n pixel) 8bit/pixel mode: 8 multiples (8n pixel)

## 11.4. The clipping setting does not work with the BltCopyAlt command.

**A:** The drawing clipping function is not supported in the BltCopyAlt command. Please copy only the required area.

#### 11.5. Note about strides specified in BltCopyAltAlpha operation:

**A:** In the BltCopyAltAlpha operation, the strides specified should be in 8bytes unit, i.e., the width of source and alpha map should be divisible by 4 (2 bytes per pixel divided by 8 bytes per unit).

## 11.6. Does the alpha BLT operation (XGdcBltCopyAltAlpha) use the alpha bit of the pixel color?

A: No.

# 12. Shading & Lighting

# 12.1. Does the GDC provide any lighting source support or just flat and Gouraud shading?

A: Other than MB86297 and MB86R11, the GDCs do not support lighting function.

# 12.2. I can't draw a line with Gouraud shading.

**A:** The line command does not support the shading effect. This is only supported in MB86297.

<Back to Top>

# 13. Rendering and Texture Maps

# 13.1. Is it possible to render texture mapping and anti-aliasing in the 8bit/pix mode?

A: Texture mapping and anti-aliasing are supported only in the 16bit/pix mode. The special effects NOT supported in 8bit/pix mode are:

- Anti-aliasing
- Texture mapping
- Rendered alpha blending (The 8bit product will support display alpha blending.)
- 13.2. The MB86295 manual says that texturing in 24bit/pixel mode works. Is MB86295 really able to render a 24bit/pixel texture into a 24bit/pixel layer? Or is MB86295 only able to render a 24bit/pixel texture into a 16bit/pixel layer?
- **A:** MB86295 devices do not support texture mapping in 24-bit/pixel. Page 91, section 10.4.2, Texture Color is wrong. We will revise it.

MB86293, 4, 5 and 6 all support only 8-bit/pixel and 16-bit/pixel texture mapping. The reason for this mistake is that this family's ES (the first evaluation chip) supported 24bit/pixel rendering and texture mapping, but this function was removed later.

Note that this applies to MB86276 as well.

- 13.3. Is it possible to draw stencil texture mapping in 8bit/pixel mode (indirect color mode)?
- **A:** It's impossible to draw stencil texture mapping in 8bit/pixel mode, because there is no way to set the stencil bit in texture data. Please use the 16bit/pixel color mode or transparent color.
- 13.4. If we have one or two textures that don't change and therefore want to save bus transmission bandwidth, is there a "texture cache" or "graphics local memory" that can be used for this, rather than the host system memory as assumed in the PC architecture?
- **A**: There is no permanent memory to store texture and other content permanently. Such content has to be loaded into the SDRAM.
- 13.5. Are any static-image bit-map-type files such as TIFF, GIFF, .BMP, .JPG or .PNG internally decoded by MB86295? If so, which types are supported?
- A: No, MB86295 or other GDCs do not support such formats in hardware. They have to be supported in software by the CPU.
- 13.6. Where does the coordinate (0,0) of a texture map align in the texture space?
- **A:** It aligns with the start of the texture map.

## 13.7. Back face culling

**A:** Backface culling should be enabled only while drawing one of the triangle primitives. It should not be used with point, line and polygon.

# 14. <u>Display Controller</u>

## 14.1. What should the DCLKI pin be connected to when it is not in use?

A: Please connect it to  $V_{cc}$  or  $V_{dd}$ .

# 14.2. Please show an example of a display parameter setting.

A: Please refer to the following table. These are only sample values and the actual setting might be different depending on the display panel's timing specification.

# Sample Display Setting

"SC" is the SC bit of the DCM0 register. The divisor for 400.06MHz (for Coral series and Lime), for calculating the pixel frequency, can be calculated by the expression: "2\*SC + 2."

| Resolution | SC | HTP  | HSP  | HDP  | HSW | VTR | VSP | VDP | VSW |
|------------|----|------|------|------|-----|-----|-----|-----|-----|
| 320×200    | 29 | 423  | 350  | 319  | 30  | 262 | 224 | 199 | 2   |
| 320×240    | 29 | 423  | 350  | 319  | 30  | 262 | 244 | 239 | 2   |
| 360×200    | 26 | 470  | 389  | 359  | 34  | 262 | 224 | 199 | 2   |
| 400×200    | 23 | 529  | 435  | 399  | 38  | 262 | 224 | 199 | 2   |
| 480×200    | 19 | 635  | 520  | 479  | 46  | 262 | 224 | 199 | 2   |
| 640×400i   | 14 | 847  | 700  | 639  | 62  | 262 | 224 | 199 | 2   |
| 640×480    | 7  | 799  | 655  | 639  | 95  | 524 | 489 | 479 | 1   |
| 640×480i   | 14 | 847  | 700  | 639  | 62  | 262 | 242 | 239 | 2   |
| 720x480    | 6  | 859  | 735  | 719  | 109 | 524 | 505 | 479 | 1   |
| 720x480i   | 13 | 850  | 722  | 719  | 54  | 262 | 242 | 228 | 1   |
| 854×480    | 5  | 1061 | 874  | 853  | 125 | 524 | 489 | 479 | 1   |
| 800×600    | 4  | 1055 | 839  | 799  | 127 | 632 | 600 | 599 | 3   |
| 1024×768   | 2  | 1388 | 1047 | 1023 | 135 | 805 | 770 | 767 | 5   |

#### Notes:

- "i" stands for "interlace"
- For interlace video output, the pixel frequency is reduced to half; the vertical display timing is reduced to half; and the SYNC bits in the DCM register should be set to 10 or 11.
- o If SYNC bits are set to 10, the logical and display frame height should be half what is used in progressive mode. If the bits are set to 11, this is not required.
- Pixel Frequency = 400.96MHz / (HTP \* VTR \* Vertical Scanning Frequency)
- Vertical Scanning Frequency is typically 60Hz for progressive video in the U.S.
- Horizontal Scanning Frequency = VTR \* Vertical Scanning Frequency

# 14.3. What range of frequencies is guaranteed for the CLK pin?

**A:** We guarantee the CLK frequency from the standard value to -1% of it.

## 14.4. Is it ok to use a crystal oscillator that has +/- 100ppm tolerance?

**A:** Yes, it is ok.

## 14.5. What setting is recommended for the external sync mode?

**A:** We recommend the following:

- □ Set both the horizontal (HTP) and vertical (VTR) period small.
- □ To avoid synchronizing the period twice, set the periods small.
- □ Set HSW to 255 (the maximum size). The display controller waits for a sync pulse in HSW period.

# 14.6. Does the composite synchronous signal (CSYNC) add an equalizing pulse?

**A:** It is possible to enable this using "the EEQ bit of the DCM register." Please refer to the specification manual.

# 14.7. The picture is not displayed correctly.

A: Check the width of the logical frame. The width must be assigned in 64byte units.

# Example:

A horizontal width is 800 pixels in 8bit/pixel mode.

 $800(pix) \times 1(byte)/64=12.5 => 13$  (rounding up); 13x64=832 (width of logical frame size). So you have to allocate the horizontal width as 832.

A horizontal width is 800 pixels in 16bit/pixel mode. Therefore, with  $800(pix) \times 2(byte)/64=25$ , there is no need to round up. And the width is determined as  $25 \times 64=800$ . So you have to allocate the horizontal width as 800.

Note: In case of BltCopyAltAlpha operation, the strides specified should be in 8 bytes unit, i.e., the width of source and alpha map should be divisible by 4 (2 bytes per pixel divided by 8-byte unit).

# 14.8. How many layers can be used simultaneously with MB86295 without video capture?

**A:** MB86295 bandwidth estimation:

Conditions:

Display: Resolution=800 x 480, Dot clock= 33.3MHz,

All layers (windows) have 800 x 480 sizes.

Graphic Memory: Clock= 133MHz, Memory data width= 64bit,

Memory model = SDRAM

Bus Traffic: No video capture, constant drawing operations

# Simulation results:

- 1. 16BPP:0 layers and 8BPP:6 layers => OK
- 2. 16BPP:1 layers and 8BPP:5 layers => OK
- 3. 16BPP:2 layers and 8BPP:4 layers => OK
- 4. 16BPP:3 layers and 8BPP:3 layers => OK
- 5. 16BPP:4 layers and 8BPP:2 layers => NG
- 6. 16BPP:5 layers and 8BPP:1 layers => NG
- 7. 16BPP:6 layers and 8BPP:0 layers => NG

The above values are purely measured from the evaluation board.

The number of layers is limited by the following factors:

- Resolution and speed of the dot clock
- Graphics memory bus width (64bit or 32bit)
- Number of display layers and overlapped area
- Color mode of a layer
- Display starting position of a layer
- Bank interleave (Place the each layers frame buffer to different bank)

# 14.9. How many layers can be used with MB86295 with video capture enabled?

- **A:** It is as follows:
  - o Resolution: 800x480
  - o Geometry clock frequency: 166MHz
  - o Other clock frequency: 133MHz
  - o Pixel clock: 33.4MHz (register setting: 0x0b00)
  - o (Capture-layer-L1) + (16bpp-layer L0, L2, L3) x 3 + (8bpp-layer-L5, Alpha-plane) x 1
  - o The following conditions are possible to use in the 32-bit bus width with "drawing."
  - o (Capture-layer) +  $(16bpp-layer) \times 2 + (8bpp-layer) \times 1$
  - o (Capture-layer) + (16bpp-layer) x 3
  - o Please also refer to the application note on GDC's display performance.

# 14.10. The sync registers appear to support higher resolutions than XGA (1024x768). Why is XGA stated as the upper limit for MB86296? (MB86276 and MB86297 support higher resolutions than XGA.)

A: The GDC's internal clock system is designed to generate and handle only a maximum pixel clock (in both internal and external sync modes) that can drive the XGA display @ 60Hz. In order to support displays with higher resolutions, the vertical refresh frequency has to be lowered.

#### 14.11. How many pixels per clock tick can the output interface support?

A: All the GDCs can only output one pixel per clock. Glue logic is required if multiple pixels per clock are required.

- 14.12. What sort of "windowing" or "partition support" does the GDC provide that might be useful for critical-versus-non-critical flight information protection and separation? It is unclear if /how MB86296 controls partitioning (protection) of each window to ensure that the information that's supposed to be in one window doesn't get written into another window.
- A: The GDC has two modes: window and compatibility mode. There is support for up to six or eight layers, which can be independent and resized. Please refer to the specification manual. The partitioning between successive frames is guaranteed by properly assigning memory to the respective layer frames.

# 14.13. HSYNC/VSYNC default output mode

**A:** All GDCs initialize the HSYNC and VSYNC pins as inputs so there is no conflict if the external synchronization mode is used. That is the reason those signals have to be pulled up externally.

# 14.14. Comment: Display enable signal

After MB86291/2, all the GDCs have un-multiplexed display enable and CSYNC signals on the video-output interface.

# 14.15. What display timing and other settings are required to convert Coral's video output to NTSC/PAL (interlaced) using an external TV encode?

- **A:** Only the following settings need to be changed for this purpose:
  - 1. The pixel clock should be reduced to half for that resolution.
  - 2. The SYNC bits of the DCM0 register should be set for either Interlace or Interlace Video mode.
  - 3. The vertical display timing settings should remain the same but the horizontal settings should be halved.

For example, video timing settings for 640x480 progressive and 640x480 interlace modes are indicated below.

| Resolution | SC | HTP | HSP | HDP | HSW | VTR | VSP | VDP | VSW |
|------------|----|-----|-----|-----|-----|-----|-----|-----|-----|
| 640×480    | 7  | 799 | 655 | 639 | 95  | 524 | 489 | 479 | 1   |
| 640×480i   | 14 | 847 | 700 | 639 | 62  | 262 | 242 | 239 | 2   |

## 14.16. Why doesn't the GDC display timing correspond to the indicated values in the timing registers?

A: The start point for HSP has latency. The value is different for different GDCs. For MB86296, MB86276 and MB86R01, it is 13 clocks. For MB86297, it is 15 clocks.

# 14.17. When running with external syncs, do HSP, HSW, VSW and VSP need to be programmed?

A: Yes, they have to be programmed.

# 15. Video Capture or Input

#### 15.1. There is a noise when the capture function is used.

**A:** This may be the result of a limitation in the graphics memory bus bandwidth.

In general, the factors affecting graphics memory band width are:

- o Resolution (Frequency of dot clock)
- o Using video capture or not
- o Number of layer and color mode (16 bit/pix or 8 bit/pix) and window size.
- o Type of graphics memory (SDRAM or FCRAM). FCRAM provides better performance.
- o Width of the graphics memory data bus
- o Frequency of the memory clock
- o Layer overlap in the memory

# 15.2. How do I read data captured in graphics memory? Is it possible to use captured data as texture data?

A: The beginning address of the latest captured picture can be acquired from the CBOA (Capture Base Address+0x14) register. Please note that MB86294 does not support video texture.

## 15.3. Is it possible to have simultaneous up/down-scaling with MB86295?

A: In principle, up- and downscaling does work if an odd value is set to CIHSTR, but the first few pixels (nine pixels) are not captured. So the CIHSTR value plus nine pixels are not captured.

Note: MB86295 was not designed for simultaneous up- and downscaling. The Cb data and Cr data are exchanged when up- and downscaling is selected. The reason for the Cb and Cr swap is a different latency between up- and downscaling. If the CIHSTR register is set to an odd value, it will overcome this problem with the restrictions mentioned above. This will be corrected in MB86296. The first few pixels of each line at each frame are missing. Therefore, it seems like the frame has shifted to the left. This phenomenon occurs only at the combination of up- and downscaling (e.g., horizontal upscaling and vertical downscaling).

(TA: -40 to +85 deg C, VDDL: 1.65 to 1.95V, VDDH: 3.0 to 3.3V)

Not all the pixels are captured as explained, but the capturing and displaying process is stable. The WEAVE mode cannot be used in vertical upscaling mode. So if vertical downscaling and horizontal upscaling are selected, the WEAVE mode can be used. But there is the same restriction as in the BOB mode. (The first few pixels are not captured.)

# 15.4. What should I do with the unused YUV input pins?

A: If you are not using video capture, you have to set these signals to "High" or "Low." However, in the case of MB86294 and 5, the video-capture signals are multiplexed with the graphics memory bus.

Therefore, please connect to the "high" or "low" level by the pull-up/down resistor. In case of MB86291,

| the video-capture signals are not multiplexed with the memory bus. Therefore please connect to "VI | DD" |
|----------------------------------------------------------------------------------------------------|-----|
| or "GND" directly.                                                                                 |     |

Additional information: If unused video-input pins are left open, it is the same as for all CMOS devices. Leaving pins open can destroy the pad cells by static electricity, latch-up, or from direct tunneling current.

- 15.5. Does MB86295 provide any capability to lock to an external sync sources for primary vertical sync and horizontal pixel output? If so, what are the limitations on range, if any, of this sync rate? Is this software programmable?
- A: Yes. Please refer to the AC specification of the video interface signals on page 303 of the specification manual.
- 15.6. What technique is used to reconstruct the decimated chroma information for 4:2:2 video inputs?
- A: If you are referring to RGB-to-YCbCr conversion, please refer to page 76 of the specification manual.

- 15.7. What is the pin assignment for the RGB888 (multiplexed) video input of MB8695? In the manual only the direct RGB666 video input is explained.
- **A:** The pin assignment is shown in the following table:

| Direct  | Multiplex |
|---------|-----------|
| GI [5]  | GI [7]    |
| GI [4]  | GI [6]    |
| GI [3]  | GI [5]    |
| GI [2]  | GI [4]    |
| GI [1]  | GI [3]    |
| GI [0]  | GI [2]    |
| IBI [5] | RB [7]    |
| IBI [4] | RB [6]    |
| IBI [3] | RB [5]    |
| IBI [2] | RB [4]    |
| IBI [1] | RB [3]    |
| IBI [0] | RB [2]    |
| IRI [5] | RB [1]    |
| IRI [4] | RB [0]    |
| IRI [3] | GI [1]    |
| IRI [2] | GI [0]    |
| IRI [1] |           |
| IRI [0] | COLSEL    |

# 15.8. What are the maximum limits on the video input size?

## **A:**

- o ITU-R BT.656 input: The limits are specified in the standard specification. Basically, the maximum size is 720 x 486 (525/60; NTSC) or 720 x 576 (625/50; PAL).
- o RGB input:
  - o RGBCLK = 80 MHz
  - $\circ$  RGBVEN = 4096 (Max V. size)
  - o RGBHEN = 840 (Max H. size. This is due to the limitation of the line buffer size in the video capture module.)

# 15.9. What is the new function of the CBM register in MB86295?

A: CBM register (Address: Capture Base+0x010) Bit-0, CBST (Capture Burst) bit Select the burst length for writing the captured data to the graphics memory. This function is used when saturation has occurred.

CBST=0 Default (4 words burst)
CBST=1 Long Burst (8 words burst)

### **16.** Memory (including interface)

### 16.1. Can you show a sample circuit diagram for connecting the GDC and graphics memory?

A: Please refer to the circuit diagram of the evaluation boards. Our recommended circuit should only be considered a sample as it may not take into account every design consideration.

**Note**: The series resistor is for reducing ringing noise. Other resistors are for adjusting the timing. Actually, the resisters are not mounted on the evaluation board, but these wires are printed to adjust the timing. The GDC was designed so that it can connect directly to memory. However, the clock frequency is fast, so one should consider "impedance matching," "noise cut," etc., when designing the PCB. We recommend simulating by using IBIS data to take care of these factors.

### 16.2. How should the bank address pins of the SDRAM be connected to MB86296's or other GDC's memory interface?

A: They can be connected to the MSBs of the memory address bus. For example, in the case of Micron's MT48LC8M32B2 - 2 Meg x 32 x 4 banks, the BA0 and BA1 can be connected to A12 and A13 respectively.

### 16.3. What memory can be connected to MB86296? How is it connected?

A: The memory controller of MB86296 supports a simple connection to SD/FCRAM by setting MMR (Memory Mode Register). If there are N(=11 to 13) address pins in SD/FCRAM, connect the SD/FCRAM address (A[n]) pin to the GDC's memory address (MA[n]) pin and the SD/FCRAM bank pin to GDC's next address (MA[N]) pin. Then set MMR by the number and type of memory.

The following is a connection table between the MB86296 pin and SD/FCRAM pin.

| 64M bit SDRAM  |           | 64M bit SDRAM  |         |  |
|----------------|-----------|----------------|---------|--|
| (x16 bit)      |           | (x32 bit)      |         |  |
| Coral          | SDRAM     | Coral          | SDRAM   |  |
| MA[11:0]       | A[11:0]   | MA[10:0]       | A[10:0] |  |
| MA12           | BA0       | MA11           | BA0     |  |
| MA13           | BA1       | MA12           | BA1     |  |
| 128M I         | oit SDRAM | 128M bit       | SDRAM   |  |
| (x16 bit)      |           | (x32 bit)      |         |  |
| Coral          | SDRAM     | Coral          | SDRAM   |  |
| MA[11:0]       | A[11:0]   | MA[11:0]       | A[11:0] |  |
| MA12           | BA0       | MA12           | BA0     |  |
| MA13           | BA1       | MA13           | BA1     |  |
|                |           |                |         |  |
| 128M bit SDRAM |           | 128M bit SDRAM |         |  |
| (x16 bit)      |           | (x32 bit)      |         |  |
| SDRAM          | Coral     | SDRAM          | Coral   |  |
| MA[12:0]       | A[12:0]   | MA[10:0]       | A[10:0] |  |
| MA13           | BA0       | MA11           | BA      |  |
| MA14           | BA1       |                |         |  |

### 16.4. Does the GDC provide any kind of memory error detection?

A: No, it does not.

### 16.5. Is the frame buffer cleared automatically when swapping buffers or is a command needed?

A: The frame buffer has to be cleared manually by using the BLT command with any drawing color. If the color used is transparent, you will be able to see the content of the layers that lies below the cleared one.

16.6. Since the accompanying graphics memory array can be very large, does the GDC provide any kind of hardware-accelerated memory test that can be activated by software on the memory array?

A: No.

- 16.7. MB86296 only appears to have 15 memory address lines, yet the spec says it can address 64M of memory. How does this work?
- A: It works by using the MRAS and MCAS pins.

- 16.8. Is the graphics memory a unified structure or is it distinct for the various types needed? What are the maximum supported allocations for frame buffer, textures, and stencils, and how are they "controlled" when setting up the chip?
- A: The memory is a unified structure and the software must keep track of the memory assignments for display lists, textures, bitmaps, frame buffer, etc. Please refer to the graphics memory chapter of the GDC's specification manual.

### 16.9. MB86297's DDR-SDRAM has only been characterized for memories up to 256Mbit.

A: Beyond that, it might be possible to use that particular memory part. However, Fujitsu cannot confirm or guarantee the operation.

### 16.10. What is the function of the LOOP input and output signals on MB86297's DDR SDRAM interface?

**A**: They are related to the DLL (Digital PLL) used in the memory controller block to adjust clock phase.

### 16.11. Will the GDCs be compatible with mobile SDRAMs?

**A:** Basically we can't guarantee compatibility the Lime with Mobile SDRAM because Lime wasn't originally designed for use with Mobile SDRAM.

The points of concern regarding the compatibility are as follows:

- o Lime can't set the EMRS. Some Mobile SDRAMs require it, but some don't.
- We can't check the AC specification; we have to do it with simulation. At the moment, there is no plan to add a way to check the specification.

There is no problem regarding commands other than the EMRS setting. And, regarding the interface level, LVCMOS should not be a problem as well.

### 17. <u>Drawing Engine</u>

### 17.1. Do the GDCs support concave polygons?

**A**. Yes, they do. The concavity is controlled while specifying the vertices.

### 17.2. Is it possible to draw a broken bold line perpendicularly along the direction of a line?

A: In MB86296, it is possible to draw the beginning and end points and pattern perpendicularly along the direction of a line. In the previous generation products, the method was to draw the lines perpendicularly along the direction of the x- or y-axis.

### 17.3. Can the GDC generate rounded end points for lines or only square?

A: No specific functionality is implemented to generate rounded end points for (thick) lines. However, it might be accomplished using polygons.

# 17.4. The specification uses the terms "line edging," "border primitive" and "shadow primitive" in reference to line drawing (pages 233, 234 and others). Can you define each of these terms, explain if they are unique entities, and describe what controls (shadow width or color, for example) over them are available?

A: For an explanation of body and shadow primitive and edging, please refer to sections 10.7 and 10.8 of the specification manual.

### 17.5. Please explain the border primitives.

A: The edging line is drawn by the combination of body and border primitives; these rendering attributions are set by the MDR1 and MDR1B register. Please refer to "1.12.2.1: Shadowing Line Drawing" and "1.12.2.2: Edging Line Drawing" in the application note.

### 17.6. What is a "non-top-left applicable primitive"? This is referenced for both line and polygon drawings.

A: Basically the rendering algorithm of a triangle and polygon in the GDC is the "top-left algorithm." But MB86296 and other GDCs in this family have both "top-left" and "non-top-left" algorithms. Please refer to the "1.13: Triangle Drawing" in the application note.

# 17.7. What are the differences between high-speed and regular line and triangle drawing? Is there an equation for the estimated speed improvement between the methods?

A: High speed implies a faster execution of the same algorithm; i.e., the algorithm of a high-speed line and regular commands is the same. The two commands are differentiated by their relative utilization of the CPU and GDC. The drawing is divided into three stages: Transform, Set-Up, and Render.

MB86296 has three types of drawing commands.

- □ Geometry Command: GDC performs **Transformation**, **Set-Up** and **Rendering** and the CPU simply has to send the commands.
- □ Set-Up Command: GDC performs **Set-Up** and **Rendering** and the CPU has to calculate **Transformations**
- □ *Rendering Command*: GDC performs **Rendering** only, so the CPU has to calculate **Transformations** and **Set-up**.

**Notes**: Number 2 and 3 refer to MB86290 (an earlier-generation Fujitsu GDC) compatible commands. (MB86290 does not have a geometry processor. MB86296 is equipped with a geometry engine so these modes are probably not useful unless you are migrating up from an MB86290 device and do not want to make extensive code changes.)

The high-speed line is described in number 2 above (Set-Up" command).

In terms of execution time, "1" is the fastest and "3" is the slowest. Therefore, the high-speed line corresponds to categories 1 or 2, whereas the regular line corresponds to category 3.

### 17.8. The interrupt list indicates a drawing command error. Where is there a list of possible causes?

A: You will have to inspect your code manually for errors.

### 17.9. What is the restriction on logical and drawing frame width?

A: The frame width should be 64-byte aligned (meaning that the width should be a multiple of that value). The logical and drawing frame widths should be divisible by 16 if the color depth is 24-bpp, by 32 (2 bytes pp / 64) if 16 bpp, and by 64 if 8 bpp.

### 17.10. What are other restrictions on the boundaries of data types?

A: The horizontal size of the display original address must be in 64-bytes units. Basically the display frame and drawing frame are the same. And, regarding the BLT commands, the XRES, source stride, and destination stride must be in 8-byte units.

### 17.11. Does the order of vertices/coordinates matter in polygon drawing?

A: As long as it does not make the sides intersect, it does not matter what the order is.

### 17.12. What operations use the alpha bit (MSB) of the pixel color?

A: Only layer blending and texture blending use this bit.

### 17.13. GDC vertex data format for MB86296.

A: Geo Engine: Float, Fixed Point, and Integer Rendering Engine: Fixed Point and Integer

### 18. Host Interface (and other non-memory signals)

### 18.1. Does MB86296 use a 5V or 3.3V PCI interface?

**A**: It uses only a 3.3V PCI interface.

### 18.2. How can the pins of the PCI bus be put in tri-state mode?

**A:** The following conditions are required in order for each pin to be in High level, Low level, and High Impedance (Tri-State).

### AD[0:31], CBE0..3, PAR, FRM, IRDY

Hi level: When the GDC operates as PCI master read/write burst. Low level: When GDC operates as PCI master read/write burst.

Hiz: Under reset or after reset.

### TRDY, STOP, DSEL

Hi level: When GDC operates as PCI slave read/write. Low level: When GDC operates as PCI slave read/write.

Hiz: Under reset or after reset.

### REQ

Hi level: After reset.

Low level: When GDC operates as PCI master read/write burst.

Hiz: Under reset.

#### **PERR**

Hi level: When GDC operates as PCI slave read/write.

Low level: When GDC operates as PCI slave read/write and parity error occurs in the data phase.

Hiz: Under reset or after reset.

### SERR (open drain)

Low level: When GDC operates as PCI slave read/write and parity error occurs in the address phase.

Hiz: Under reset or after reset.

#### XINT

Low level: When interrupt occurs. Hiz: Under reset or after reset.

### 18.3. What is the effect of a reset (XRST, Firm RESET) on the pin voltage levels?

**A:** The various pins have the following levels after reset.

AD0-31 HiZ

| CBE0-3 | HiZ      |
|--------|----------|
| PAR    | HiZ      |
| FRM    | HiZ      |
| TRDY   | HiZ      |
| IRD    | HiZ      |
| STOP   | HiZ      |
| DSEL   | HiZ      |
| PERR   | HiZ      |
| REQ    | Hi level |
| SERR   | HiZ      |
| XINT   | HiZ      |

### 18.4. What happens if MB86296 does not get a bus grant after it issues a REQ demand?

**A:** If MB86296 does not get a bus grant after it issues a REQ demand, GDC continues waiting for the bus grant. In the meantime, it is possible to access GDC as a PCI slave.

### 18.5. MB86296 66MHz operation – bus speed comparison in Mbps

**A**:

|                  | MB86295 (33MHz) | 296 (33MHz) | 296 (66MHz) |
|------------------|-----------------|-------------|-------------|
| Slave write      | 28.0            | 89.2        | 83.2        |
| Slave read       | 27.5            | 54.1        | 70.8        |
| Slave write BCU  | 26.8            | 62.6        | 66.5        |
| Slave read BCU   | 30.5            | 33.6        | 41.2        |
| Master read BCU  | 29.2            | 29.2        | 40.6        |
| Master write BCU | 28.2            | 28.2        | 36.5        |

### 18.6. Note: When the 16-bit-wide host bus is used, MB86276's memory address space reduces to 16 Mbytes.

# 18.7. Will the $I^2C$ Master interface of the MB86296 or any other GDC's conflict with other Master devices present on the same $I^2C$ bus?

**A:** The following measures take care of any such conflicts:

- 1. Synchronization of SCL line: If two I<sup>2</sup>C devices become Master at the same time, each device senses the state of the SCL line and adjusts this line's timing automatically in accordance with that of the last device that becomes Master.
- 2. Arbitration: If two I<sup>2</sup>C Master devices start sending data at the same time, the arbitration mechanism in I<sup>2</sup>C makes sure that no conflict occurs.
- 3. If an I<sup>2</sup>C Master is not driving the bus, it is similar to that device not being present at all. There will not be any problem with other I<sup>2</sup>C Masters communicating on the same bus.

### 18.8. Is there a recommendation from Fujitsu regarding bypass capacitors for GDC's power supply pins?

**A:** Fujitsu has no such specific recommendation. The values and configurations of these bypass capacitors used in the Fujitsu evaluation boards can be treated as a reference.

### 18.9. What are the general recommendations for GDC's parallel host interface?

**A**:

- If BCLKI = 100MHz, internal PLL output should not be used by setting CKM=H.
- The BS mode is always recommended.
- When using a non-BS mode, a slower clock (66MHz or so) and ample wait states (3) should be used.
- 66MHz BCLKI is also recommended in BS mode.

### 18.10. What is the difference between the SH3, SH4, and V83x modes?

A: It is as follows. Note that this applies to the 32-bit non-PCI legacy modes in the GDCs.

### 1. SH4 Mode:

- o CPU access:
  - Write (8, 16, 32 bit)
  - Read (32 bit only)
- o Memory Map Area: 64MB
- o XRDY pin:
  - low level: ready
  - high level: wait
- o DMA:
  - Single- or dual-address DMA
  - 1- or 8-long double word transfer

### 2. SH3 Mode:

- o CPU
  - Write (8, 16, 32 bit)
  - Read (32 bit only)
- o Memory Map Area: 64MB
- o XRDY pin:
  - low level: wait
  - high level: ready
- o DMA:
  - Dual address DMA
  - 1-long double word transfer

#### 3. V83x Mode:

- o CPU access:
  - Write (8, 16, 32 bit)
  - Read (32 bit only)
  - A24 pin works as XWR (write enable)
  - XWE [3:0] pins work as byte enables

o Memory Map Area: 16MB

o XRDY pin:

low level: readyhigh level: wait

- o DMA:
  - Dual address DMA
  - DTACK pin works as XTC (DMA transfer end signal)
  - DRAK pin works as DMAAK (DMA acknowledge signal)
  - 1-long double word transfer

### 18.11. How should XBS signal be treated in no-BS signal mode?

**A:** It should be pulled high. It is recommended to use the BS (Bus Start) mode even if glue logic is needed to generate it.

Note that the BS signal can be generated using glue logic as shown below.



### 18.12. Is it OK to have more wait states than required for the SRAM type host interface?

A: Yes, but only in the Normally Ready Mode. For the Normally Not Ready Mode, the exact number of states mentioned in the GDC specification should be used. For details of the various host interface modes, please refer the GDC specification document.

### 18.13. Can CS signal be held active for multiple read/write accesses?

A: Yes.

### 18.14. How does the BS signal relate to the RD and WE signals going low?

A: The RD (or OE) and WE signals must be asserted 1 clock cycle (this is fixed) after BS. You should make sure that the setup and hold times follow the GDC's AC spec.

### 18.15. Is the RD or WE signal expected to be low before the rising clock after BS is asserted low?

A: The sampling of RD (OE) and WE signals is done at the rising BCLK after BS.

### 18.16. When does a cycle start the falling edge or rising edge of BS?

**A:** BS is sampled at the rising BCLK with CS asserted (held low). This means that BS is valid when CS is low. Therefore, the bus cycle starts at that point in time.

### 18.17. What is the minimum and maximum amount of time that the BS signal is asserted low?

**A:** The BS is asserted low for approximately one clock cycle. The setup and hold times for the BS signal are as specified in the datasheet.

### 19. <u>Development Tools</u>

### 19.1. What are the various evaluation board part numbers?

A: The part numbers are: MB86296 (MB86296EB01), MB86297 (MB86297EB01), and MB86276 (CREMSON-STARTERKIT-LIME).

### 19.2. What is the composition of the boards?

A: MB86296 and MB86297 evaluation boards are PCI adapter cards. These boards can be used on a Windows (2000 for MB86296 and XP for MB86297) PC with Visual C++. MB86276 has a standalone board that connects to a Fujitsu MCU board.

### 19.3. What kind of OS is used on the PC for controlling the PCI boards?

A. The GDC library has been ported to Windows NT/2000 for evaluation and development.

### 19.4. Do you have a reference design (example schematic) and any PCB layout guides?

A: Yes, they are available in the form of schematics for the evaluation boards. Specific PCB design guidelines are available for some devices. Please contact your Fujitsu support person.

### 19.5. Are any simulation models available?

A: IBIS models are available. BSDL model is available for MB86297 and MB86R0x.

### 19.6. Comment: Please be aware of the following regarding MB86276 Starterkit:

- o A [25:2] on the CPU connector of the board is mapped to A [23:0] of MB86276. Therefore, when connecting a CPU board with MB86276 Starterkit, connect A2 of the CPU's address bus with A2 of that of the Starterkit's connector.
- o You might need to pull up CS2 in order to connect the MB86276 Starterkit with a CPU board different from the one provided by Fujitsu.

### 19.7. The MB86297 evaluation board does not seem to follow the PCB design guideline document.

**A:** That is correct. In any case, please follow the recommendations of the PCB design guideline.

### 19.8. While using the Lime Starterkit board, the graphics shown on the display look greenish. What could be the reason?

A: On the Lime Starterkit board, as well all other GDC evaluation boards, ADV7125 is being used to convert digital RGB into analog. This chip takes CSYNC as an input and supplements it with the green

signal output. This function is called 'sync on green,' and it requires a display monitor that supports it. Therefore, please check if your monitor supports the sync-on-green function.

If you opt to use the Digital DVI output directly from the Lime board, this phenomenon will not occur.

### 20. Display List

- 20.1. Does the GDC provide any kind of "end-of-display-list" processing indication? If so, how and when does it occur (after receipt of the final command, when the pipeline is empty, when the final pixel rendering is complete, etc.)?
- **A:** Yes, by observing the bit-1 of the IST register. Please refer to the GDC manual for details.
- 20.2. Does the GDC provide any kind of error detection of the display list commands or internal register access? If so, what kind of error event or "program counter" capture type of information is recoverable for debug purposes of the location and type of fault?
- A: The GDC provides that information through the registers: 1-IST, 2-GCTR (doesn't exist in MB86276), 3-CTR. Please refer to the GDC specification manual for information about these registers.
- 20.3. For command or address errors, is there any way to determine which command in a list or what invalid address respectively caused the error?
- **A:** No, you have to check your code.
- 20.4. What is the maximum number of nested display lists (similar to the subroutine depth) that the GDC can handle?
- **A:** The display list is not nested.
- 20.5. Is there a "display list cache" or "graphics local memory" that can be used for storing short, reusable, unchanging display lists rather than the host system memory as assumed in the PC architecture?
- A: The display list has to be loaded each time into the display list memory (external SDRAM) after the power is turned off. There is no internal cache or permanent memory available for such use.
- 20.6. Can the GDC store a display list permanently?
- **A:** No, it cannot. The CPU has to arrange for permanent storage of the display list, for example, in Flash memory.
- 20.7. Is the BltDraw or Bitmap data transferred directly from the CPU memory to the graphics memory or through the display list FIFO?
- A: This data is transferred through the display list FIFO after it becomes a part of the display list. It is possible to write the data from host memory directly to the drawing frame in graphics memory. However, this approach requires the application to ensure that the operation is synchronized with other graphic function calls from the application.

### 20.8. How deep is the Display List FIFO in the GDCs?

A: MB86297 has a 64-step FIFO. Other GDCs have a 32-step-deep FIFO.

### 21. <u>Interrupts and Errors & Messages</u>

# 21.1. What does "Internal Bus/FIFO timeout" mean? Can this event, or any other detected fault, be made to activate a GPIO without host processor interaction?

A: It means that an unexpected delay can occur while accessing the GDC's internal bus. This is indicated through the interrupts reported by the IST and TCS registers. The IOM register can be set up to report this error through the GPIO. However, the processor has to interact and set up the IOM register. "Internal Bus/FIFO timeout" is for our internal debugging use only. Therefore, this section has been removed from the latest document.

### 21.2. What types of command errors generate the CERR interrupt?

A: It is generated by errors that occur while the display list commands are executed; e.g., if an incorrect command code is specified while making the display list.

### 21.3. What types of sync errors generate the SYNCERR interrupt?

A: It is generated when there is a lack of synchronization of the external video sync signals (VSYNC and HSYNC). This is when DCLKI is used instead of the dot clock generated by the internal PLL.

### 21.4. The interrupt list indicates a drawing command error. Is there a list of causes of this error?

A: You have to inspect your code manually for errors.

### 21.5. Can the software generate both a "hard" and "soft" reset of the part?

A· Yes

### 21.6. Note: Enable interrupts, IMASK register:

**A:** Description in the hardware manual is wrong.

The correct information is IMASK

- o 1: Not mask
- o 0: mask

Set the bit to 1 to enable the according interrupt. By calling the function "GdcGeoSetInterruptMask," the parameter is set to the IMASK register (e.g., enable command interrupt GdcGeoSetInterruptMask (0x2)).

### 22. Clock Related

### 22.1. DCLKO Duty-Cycle

A: A duty of the DCLKO signal made by an internal PLL output depends on the setting of the SC bit in the DCM/DCEM register. If you set the scale value to the SC bit of the DCM register, the duty of the DCLKO signal is always 50%. If you set the scale value to the SC bit of the DCEM register, the duty is dependent on the scale value. If the frequency division rate is an even number, the duty is 50%. If it is odd number, the pulse ratio of L:H is (n+1):n.

### **Example**

SC bit of DCM1 = 12 (Frequency division rate = 1/13) L:H of DCLKO => 7:6

SC bit of DCM1 = 36 (Frequency division rate = 1/37) L:H of DCLKO => 19:18

#### Note

The following values are not considered PLL jitter. Regarding PLL jitter, please refer to the hardware manual. If you need an exact 50% duty-dot clock, please input the clock from the DCLKI pin.

- 22.2. Regarding the internal PLL, I need to use a PLL frequency of 398MHz to get the correct display timings. According to the GDC specification, it is possible to use a 14.22MHz oscillator (allowed range for CLKSEL= 01 is 14.177...14.32MHz). The question is: will the PLL generate 14.22MHz \* 28 = 398.16MHz internally or will the PLL output 400.909MHz anyway in this mode?
- **A:** The PLL generates 398.16MHz when 14.22MHz. Please take into consideration the duty of DCLKO.

#### 22.3. DCLKO Jitter

**Aa:** If the Clock comes from the internal PLL:

Although it depends on the stability of the supplied power for the PLL, the reference values are as follows.

PLL jitter \* ((PLL clock dividing value)^(1/2))

**Ab:** If the Clock is given via DCLKI:

If DCLKI does not include jitter, DCLKO also does not include jitter. These specs assume that the ideal input clock is given.

### 22.4. What is the time relation (delay) between DCLKI and DCLKO in the external display clock mode?

A: This delay time is not a single value specified in the design, but is given as a range. The range is different with each product series. We show them as reference values. For MB86295, the max=11.1ns and the min=5.4ns.

## 22.5. After changing the geometry engine COT clock frequency for the device, is a stabilization period required to maintain proper operation? Can it be changed while drawing?

A: Please refer to section 3.1 of MB86296 specification. This applies to other GDCs as well. The stabilization period is 200usec. No, it cannot be changed while drawing.

### 22.6. What is the level of the clock input pin (CLKIN) of the GDC?

A: The CLKIN pin has a 3.3V level. On the evaluation board, the CLKIN pin is connected to the 74LVC04APW. This chip is a 3V device, but it is also possible to use a 5V swing.

### 22.7. What range of frequency is guaranteed for the CLK pin?

**A:** We guarantee CLK frequency from standard value to minus 1%.

### 22.8. What setting is recommended for the external sync mode?

**A:** We recommend the following:

- o Set both the horizontal (HTP) and vertical (VTR) periods to small or little.
- o To avoid synchronizing to twice the period, set the periods to small.
- o Set HSW to 255 (max size).
- o The display controller waits a sync pulse in HSW period.
- o To make synchronization easier, set HSW to 255 (max size).

### 22.9. Is it possible to use a standard crystal, instead of non-standard oscillator (as the evaluation boards use), with the GDCs?

A: No, the GDCs do not support standard crystals.

### 22.10. Is it possible to use CLK values other than those listed in the GDC specification manual?

A: No, only the values listed in the specification manual (14.31818MHz, etc.) may be used. The tolerance level is the specified value to -1% of it.

# 22.11. Is it possible to use Spread Spectrum Clock Generator for CLK input, for minimizing EMC issues?

**A:** It will be OK as long as the following conditions are met:

- 1. Modulation frequency: less than 50KHz
- 2. Modulation sensitivity: less than +- 2%
- 3. Not over the standard value (example:13.5MHz) <= Down spread

### 23. Package

### 23.1. What is the package type?

**A**: The various package types used are:

| MB86291 | QFP208          |
|---------|-----------------|
| MB86292 | QFP256          |
| MB86293 | QFP256          |
| MB86294 | QFP256 / BGA256 |
| MB86295 | BGA256          |
| MB86296 | BGA256          |
| MB86276 | BGA256          |
| MB86277 | QFP256          |
| MB86297 | TEBGA543        |
|         |                 |

### 23.2. In addition to the normally specified external package dimensional parameters for MB86295, we need the package-related information listed below.

A: This GDC is basically a "lead-free package," so the parts number is "MB86295SPB-GS-BND-E1." The comments are based on "E1" (lead-free package). Other GDCs from Fujitsu are also lead free.

The following relate to the MB86295.

### 23.3. Substrate type and material (ceramic, laminate, FR-4, etc.)

**A**: FR-4

### 23.4. Dimensions of internal cavity, die, and relation to solder ball arrays.

A: Sn-Ag-Cu Ball

### 23.5. Any field moisture sensitivity data available or HAST data.

**A**: It is available upon request.

### 23.6. Thermal parameters (Tj max, theta junction-to-case, etc.)

A: Theta j-a = 22.5 deg/W(0m), Theta j-c = 2.43 deg/W

### 24. Power Consumption & Thermal Characteristics

### 24.1. What are MB86293's temperature characteristics?

**A:** 

- o Thermal resistance junction package: 16 degC/W
- o Maximum junction temperature: 117 degC
- Maximum power dissipation
  - o Typical (measurement eval-board, Host I/F: 33MHz, GE: 166MHz, OT: 133MHz)
  - 1.8V: 480mA3.3V: 50mA
- o Maximum (Host I/F up to 100MHz)
  - 1.8V: 960mA3.3V: 200mA

### 24.2. What voltages does MB86296 use, what tolerance is required, and what levels of current are needed for them?

A: 1.8V (core) +/- 7%, 3.3V +/- 10%. The current consumption is 500mA for 1.8V and 100mA for 3.3V. The typical conditions for the current consumption are Geo Engine Clock: 166MHz and Rendering Engine Clock: 133MHz.

### 24.3. What is MB86276's current consumption value?

**A:** MB86276's typical current consumption is 1.8V: 170mA and 3.3V: 50mA. As a reference for designing the PCB, Fujitsu recommends maximum current consumption as 1.8V: 500mA and 3.3V:100mA.

For the current consumption number for the other GDCs, please see the GDC Feature Matrix on <u>FMA</u> GDC web site.

### 24.4. What is MB86297's power consumption?

**A:** The minimum power consumption of MB86297 is 350mW. It is under the condition when all internal clocks are stopped (the clocks that can be stopped using software).

The following results represent worst-case power consumption. The data is measured using Fujitsu's evaluation board.

### Conditions:

Ta = 27oC

Power Supply Voltages = 1.3V, 2.7V, 3.3V

Capture0= Camera (NTSC)

Capture1= Play Station (NTSC)

Display0= 8 layer (L0=image, L1=cap0, L2-L7= image & flip), SVGA

Display1= 8layer (L0=image, L1=cap1, L2-L7= image & flip), SVGA

Draw Operation= Geometry alpha texture repetition of depth test draw

Power consumption= 2.233W

### 24.5. What is the junction temperature figure of MB86295?

**A:** The thermal resistance of MB86295 (BGA) is:

- o Theta j-a = 22.5 degree/W
- o Theta j-c = 2.43 degree/W

Then you can calculate the junction temperature like the example below.

- o Tj (Junction temp)= P \* Theta j-a + Ta
- o Tc (Package surface temp)= Tj Theta j-c \* P

P: Power consumption (W)

Ta: Ambient temperature (Deg)

### 24. Miscellaneous FAQs

### 24.1. What is the initialization or bring-up routine of the GDC?

- **A**: We recommend the following sequence:
  - o Set the CCF (change of clock frequency) register
  - o Wait for a time equivalent to 100 bus cycles
  - o Issue a software reset
  - o Wait for a time equivalent to 100 bus cycles
  - o Set the MMR (Memory Mode Register)

Note: Before accessing the graphic memory, please set the MMR register. Fujitsu can provide a sample program, which doesn't use the graphics driver. Please refer to the manual and application note about the details of each register.

### 24.2. Do the GDCs support the IEEE 1149.1 boundary scan?

A: The GDCs don't support boundary scan. The newer devices like MB86297 and MB86R01, do support JTAG scan.

### 24.3. How should unused I2C pins in the GDCs be treated?

A: Unused I2C pins (SDA, SCL) must be pulled up.

- 24.4. Does the GDC provide any kind of internal test (Built In Self Test) that can be activated by software or is automatically performed after a reset that verifies the chip is operational? How long does it take to run?
- **A**: The GDCs don't have internal test (BIST) functions.
- 24.5. If the GDC graphics pipeline were to "lock up," is there a way to detect this? If a lockup occurs, does the frame buffer memory refresh continue? Does the frame buffer pixel output to display continue?
- A: The lockup is detected by checking the IST and TCS registers. In such a case, the frame buffer is not updated. However, the display refresh continues.

### 24.6. What is a "miller register" or is this just a typo?

A: It's actually a typo: Miller = mirror

### 24.7. Does the chip have any kind of identification register or signature that can be accessed by software to distinguish it from other things on the bus?

A: Yes, please check the CID register, a host interface register. Most of our GDCs have it.

- 24.8. What will happen if the chip is powered up at -55 C and held in reset with the clock(s) operating? Will the chip operate properly if the reset is released when the chip is warmed to -40 C? Will the chip draw increased power during this period of time?
- **A**: The chip should operate properly. Please refer to the thermal parameters. We don't have any data regarding the time to heat up.

### 24.9. What is the purpose of TEST, DACT, MST, XSM, SMCK and XTST?

**A:** They are for Fujitsu's internal use only. Please provide them with 3.3V input (pull-up).

### 24.10. Does the GDC provide any error detection of display list commands or internal register access?

**A:** Yes, this information is available through the IST, GCTR and CTR registers.

### **24.11.** Unused pin treatment in general

A:

o Input pins: Pull down

o Output pins: Leave open

o Input/Output pins: Pull up or pull down depending on the active level.

The greater the resistance value, the better. Fujitsu does not recommend any specific resistance value.

### 24.12. Is there any signal sequencing requirement while powering-off the GDC?

A: No, there is no such requirement. The only precaution is to make sure that VDDH alone is not kept turned on for more than a few seconds

### 25. <u>INDEX</u>

A

alpha blending, 10, 22, 26 alpha blending., 10 anti-aliasing, 11, 23, 26

B

BitBlt, 10

 $\mathbf{C}$ 

Clock, 29, 53, 55, 57

Ι

I2C, 59

 $\mathbf{L}$ 

layers, 10, 21, 29, 30, 31, 38

 $\mathbf{M}$ 

MB86276, 10, 26, 30, 44, 48, 50, 56, 57
MB86277, 56
MB86291 QFP208, 56
MB86292, 10, 56
MB86293, 10, 26, 56, 57
MB86294, 33, 34, 56
MB86295, 26, 29, 30, 33, 34, 36, 44, 54, 56, 58
MB86296, 10, 12, 31, 33, 37, 38, 40, 41, 42, 43, 44, 48, 54, 56, 57
MB86297, 10, 11, 22, 25, 30, 39,

48, 51, 56, 57, 59

MB86298, 20

MB86R01, 12, 14, 15, 16 MB86R02, 18 MB86R03, 19 MB86R11, 12, 13 MB88322, 17 memory, 11, 24, 26, 30, 31, 33, 34, 36, 37, 38, 39, 43, 44, 50, 51, 59

P

palette, 11, 21 PCI, 10, 43, 44, 45, 48

 $\mathbf{V}$ 

video capture, 11, 29, 30, 33, 34, 35